UNIVERSITI MALAYSIA PERLIS. EKT 124 Elektronik Digit 1 [Digital Electronics1]

Size: px
Start display at page:

Download "UNIVERSITI MALAYSIA PERLIS. EKT 124 Elektronik Digit 1 [Digital Electronics1]"

Transcription

1 UNIVERSITI MALAYSIA PERLIS Peperiksaan Semester Kedua Sidang Akademik 2015/2016 Jun 2016 EKT 124 Elektronik Digit 1 [Digital Electronics1] Duration : 3 hours Masa : 3 jam Please make sure that this paper has SIXTEEN (16) printed pages including this front page before you start the examination. [Sila pastikan kertas soalan ini mengandungi ENAM BELAS (16) muka surat yang bercetak termasuk muka hadapan sebelum anda memulakan peperiksaan ini.] This question paper has SIX (6) questions. Answer ALL questions in SECTION A and ANY ONE (1) question in SECTION B. Attach Appendix A and Appendix B together with the answer script if Question 5 is chosen in Section B, while attach Appendix C, Appendix D and Appendix E if Question 6 is chosen. [Kertas soalan ini mengandungi ENAM(6) soalan. Jawab SEMUA soalan di BAHAGIAN A dan pilih MANA- MANA SATU (1) soalan di BAHAGIAN B. Kepilkan Lampiran A dan Lampiran B bersama-sama skrip jawapan sekiranya Soalan 5 dipilih di Bahagian B, manakala kepilkan Lampiran C, Lampiran D dan Lampiran E sekiranya Soalan 6 dipilih.]

2 -2- (EKT124) SECTION A [Bahagian A] Question 1 [Soalan 1] [C1, CO1, PO1] a) State an example of a system that is: [Nyatakan contoh sebuah sistem yang:] (i) (ii) (iii) Entirely analog. [Seluruhnya analog.] Entirely digital. [Seluruhnya digital.] Combination of both digital and analog. [Gabungan kedua-dua digital dan analog.] [1 Mark/markah] [1 Mark/markah] [1 Mark/markah] b) Describe hexadecimal number system. [Jelaskan sistem nombor keenambelasan.] [1 Mark/markah] [C2, CO1, PO1] c) Convert the following numbers according to the base given. Write the steps involved for each conversion. [Tukar nombor-nombor berikut berdasarkan asas yang diberikan. Tulis langkah-langkah yang terlibat untuk setiap penukaran.] (i) (ii) (iii) 7348 to hexadecimal. [734 8 kepada keenambelasan.] to binary. [ kepada perduaan.] to octal. [ kepada perlapanan.] [4 Marks/markah] [4 Marks/markah] [2 Marks/markah].3/-

3 -3- (EKT124) [C1, CO1, PO1] d) Describe in words the operation of the following logic gates to produce a HIGH and a LOW output. [Perihalkan dalam perkataan operasi bagi get-get logik berikut untuk menghasilkan output TINGGI dan RENDAH.] (i) (ii) (iii) Exclusive-NOR gate. [Get TAK ATAU-eksklusif.] NAND gate. [Get TAK DAN.] Inverter gate. [Get penyongsang.] [2 Marks/markah] [2 Marks/markah] [2 Marks/markah].4/-

4 -4- (EKT124) Question 2 [Soalan 2] [C2, CO1, PO1] a) Convert binary number to Gray code. [Tukarkan nombor perduaan kepada kod Gray.] [2 Marks/markah] b) Compute the following binary arithmetic operations: [Kirakan operasi aritmetik perduaan berikut:] (i) (ii) [2 Marks/markah] [2 Marks/markah] c) Express a given pair of decimal numbers to an 8-bit sign-magnitude form and then add both numbers using the 2 s complement form. [Nyatakan sepasang nombor perpuluhan yang diberi kepada 8-bit tanda-magnitud dan kemudian tambah keduadua nombor menggunakan bentuk pelengkap 2.] -46 and 25 [4 Marks/markah] [C3, CO2, PO1] d) Given a standard POS expression as below. Obtain the following using a Karnaugh map (K- Map): [Diberikan ungkapan piawai POS seperti di bawah. Dengan menggunakan peta Karnaugh, dapatkan yang berikut:] (A + B + C + D)(A + B + C + D)(A + B + C + D ) (A + B + C + D )(A + B + C + D )(A + B + C + D) (i) (ii) (iii) A minimum POS expression. [Ungkapan POS yang minima.] A standard SOP expression. [Ungkapan piawai SOP.] A minimum SOP expression. [Unkapan SOP yang minima.] [3 Marks/markah] [3 Marks/markah] [4 Marks/markah]

5 -5- (EKT124) Question 3 [Soalan 3] [C5, CO3, PO2] Figure 1 shows a circuit of an output F which combines the use of half adder and 2-bit comparator. Input A0 originates from output sum labelled as Ʃ and input B0 originates from output carry out, Co. [Rajah 1 menunjukkan litar keluaran F yang menggabungkan penggunaan penambah separuh dan pembanding 2- bit. Input A 0 berasal dari output hasil tambah berlabel Ʃ dan B 0 berasal dari output bawaan keluar, C o.] W X Half Adder C o Ʃ Y Z A 0 A 1 B 0 B 1 2-bit comparator F = A > B Figure 1 [Rajah 1] a) Determine the truth table for the half adder and 2-bit comparator. [Tentukan jadual kebenaran untuk penambah separuh dan pembanding 2-bit.] b) Produce Boolean expression for the half adder. [Hasilkan ungkapan Boolean untuk penambah separuh.] [6 Marks/markah] [1 Mark/markah] c) Produce simplified Boolean expression for the 2-bit comparator using K-map with A0, A1, B0, and B1 as the input. [Hasilkan ungkapan Boolean termudah untuk pembanding 2-bit menggunakan K-map dengan A 0, A 1, B 0, dan B 1 sebagai input.] [5 Marks/markah] d) Using the Boolean expression from (b) and laws and rules of Boolean algebra, produce simplified Boolean expression F (W, X, Y, Z). [Dengan menggunakan ungkapan Boolean dari (b) dan undang-undang dan peraturan aljabar Boolean, hasilkan ungkapan Boolean F (W, X, Y, Z) yang termudah.] [5 Marks/markah] e) Sketch a circuit based on simplified expression F from (d). [Lakar litar berdasarkan ungkapan termudah F dari (d).] [3 Marks/markah]. 4/-. 6/-

6 -6- (EKT124) Question 4 [Soalan4] [C5, CO3, PO2] a) Design a circuit using an 8-to-1 multiplexer (MUX) to realize the Boolean expression given below: [Reka bentuk sebuah litar dengan menggunakan pemultipleks 8-ke-1 (MUX) untuk merealisasikan ungkapan Boolean yang diberikan di bawah:] FW,X,Y,Z = Σ (0,2,5,7,13) [12 Marks/markah] b) Construct an 8-to-1 multiplexer using a combination of 4-to-1 and 2-to-1 multiplexers. Label the input, output and selector clearly in your design. If the output of the 8-to-1 multiplexer is F = I3, predict the input for each selector and the output of each multiplexer. [Bina pemultipleks 8-ke-1 dengan menggunakan gabungan pemultipleks 4-ke-1 dan pemultipleks 2-ke-1. Labelkan input, output dan pemilih dengan jelas di dalam reka bentuk anda. Jika output bagi pemultipleks 8-ke- 1 adalah F = I3, ramalkan input untuk setiap pemilih dan output untuk setiap pemultipleks.] [8 Marks/markah]. 7/-

7 -7- (EKT124) Section B [Bahagian B] Answer ANY ONE (1) question in this section. [Jawab MANA-MANA SATU (1) soalan di bahagian ini.] Question 5 [Soalan 5] [C5, CO4, PO2, PO11] a) A bidirectional shift register is one in which the data can be shifted either left or right. Determine the state of the shift register after each clock pulse for the given RIGHT/LEFT control input waveform in Appendix A. Assume that Q0=1, Q1=1, Q2=0, and Q3=1 and that the serial data-input line is LOW. [Daftar anjak dua arah adalah salah satu daftar di mana data boleh dianjak sama ada ke kiri atau ke kanan. Tentukan keadaan daftar anjak selepas setiap denyutan jam bagi gelombang masukan kawalan KANAN/KIRI dalam Lampiran A. Anggap bahawa Q 0=1, Q 1=1, Q 2=0, dan Q 3=1 serta garis masukan data bersiri adalah RENDAH.] [4 Marks/markah] b) Referring to the circuit in Figure 2, construct the timing diagram in the space provided in Appendix B, by showing the output Q (which is initially LOW). Consider also the given PRE and CLR inputs. [Dengan merujuk kepada litar pada Rajah 2, bina rajah pemasaan dalam ruang yang disediakan pada Lampiran B, dengan menunjukkan output Q (yang mempunyai nilai awalan RENDAH). Pertimbangkan juga input-input PRE dan CLR.] [6 Marks/markah] Figure 2 [Rajah 2].8/-

8 -8- (EKT124) c) Design a synchronous counter so that it counts according to the following counting sequence. Employ the positive edge-triggered T flip-flop. [Reka bentuk sebuah pembilang segerak supaya ia akan membilang mengikut turutan bilangan berikut. Gunakan T flip-flop dengan pacuan pinggir positif.] (i) Derive the state table. [Terbitkan jadual keadaan.] [3 Marks/markah] (ii) Derive the simplified Boolean expression for each flip-flop using K-map. [Terbitkan ungkapan Boolean yang termudah untuk setiap flip-flop menggunakan K-map.] [4 Marks/markah] (iii) Construct a complete circuit. [Bina sebuah litar lengkap.] [3 Marks/markah].9/-

9 -9- (EKT124) Question 6 [Soalan 6] [C5, CO4, PO2, PO11] a) Shift registers are type of sequential logic circuit consist of arrangement of flip-flops and used in variety of applications, but two of the most important are converting number from parallel to serial form or vice-versa and also as shift register counters. By referring to the shift register arranged in Figure 3, show the Q outputs for the data inputs given in Appendix C. [Daftar-daftar anjakan merupakan jenis litar logik jujukan yang terdiri daripada susunan flip-flop dan ianya digunakan dalam pelbagai aplikasi, tetapi dua yang terpenting adalah menukar nombor daripada selari ke bersiri atau sebaliknya dan juga sebagai pembilang-pembilang daftar anjakan. Dengan merujuk kepada daftar-daftar anjakan yang tersusun pada Rajah 3, tunjukkan output-output Q untuk input-input data yang diberi dalam Lampiran C.] [4 Marks/markah] Figure 3 [Rajah 3]. 10/-

10 -10- (EKT124) b) Referring to the circuit in Figure 4, construct the timing diagram in Appendix D by showing the Q output (which is initially LOW). Consider also the given PRE and CLR inputs. [Merujuk kepada litar dalam Rajah 4, bina rajah pemasaan di dalam Lampiran D dengan menunjukkan output Q (yang bermula dengan nilai RENDAH). Pertimbangkan juga input-input PRE dan CLR yang diberi.] [6 Marks/markah] Figure 4 [Rajah 4] c) Construct the output waveforms for the signals W, X, Y and Z as indicated in Figure 5. Assume that all of the output values are initially at 0. Use Appendix E. [Bina gelombang-gelombang output untuk isyarat W, X, Y dan Z seperti yang ditunjukkan dalam Rajah 5. Anggapkan bahawa semua nilai output adalah berada pada nilai 0 pada awalnya. Gunakan Lampiran E.] [10 Marks/markah] Figure 5 [Rajah 5].11/-

11 -11- (EKT124) Appendix A: Lampiran A: Question 5(a) Soalan 5(a) Angka Giliran: No. Meja: RIGHT/ LEFT (right) (left) (right) (left) CLK.12/-

12 -12- (EKT124) Appendix B: Lampiran B: Question 5(b) Soalan 5(b) Angka Giliran: No. Meja:.13/-

13 -13- (EKT124) Appendix C: Lampiran C: Question 6(a) Soalan 6(a) Angka Giliran: No. Meja: CLK D0 D1 D2 D3.14/-

14 -14- (EKT124) Appendix D: Lampiran D: Question 6(b) Soalan 6(b) Angka Giliran: No. Meja:.15/-

15 -15- (EKT124) Appendix E: Lampiran E: Question 6(c) Soalan 6(c) Angka Giliran: No. Meja: CLK A B -oo0oo-.16/-

16 -16- (EKT124) Course Outcomes (COs) CO1 CO2 CO3 CO4 Ability to identify different numbering systems and to understand basic theory of binary system. Ability to apply method of minimizing Boolean functions for digital logic circuit. Ability to design and evaluate combinational logic circuit in terms of Boolean function. Ability to design and evaluate sequential logic circuit in terms of Boolean function. Program Outcomes (POs) PO 01 PO 02 PO 03 PO 04 PO 05 PO 06 PO 07 PO 08 PO 09 PO 10 PO 11 PO 12 Ability to acquire and apply knowledge of mathematics, science, engineering and an in-depth technical competence in computer engineering discipline to solve the complex engineering problem Ability to identify, formulate and solve complex engineering problems. Ability to design solutions for complex engineering problems and systems, components or processes to meet desired needs. Ability to conduct investigation into complex problems as well as to analyze and interpret data. Ability to use techniques, skills and modern engineering tools necessary for complex engineering practices so as to be easily adaptable to industrial needs. Understanding of the social, cultural, global and environmental responsibilities of a professional engineer. Ability to have entrepreneurship, the process of innovation and the need for environmental and sustainable development. Ability to understand the professional and ethical responsibilities and commitment to the community. Ability to function on multi-disciplinary teams. Ability to communicate effectively on complex engineering activities with the engineering community and with society at large A recognition of the need for, and an ability to engage in life-long learning Demonstrate the understanding of project management and finance principles

UNIVERSITI MALAYSIA PERLIS. PLT106 Digital Electronics [Elektronik Digital]

UNIVERSITI MALAYSIA PERLIS. PLT106 Digital Electronics [Elektronik Digital] UNIVERSITI MALAYSIA PERLIS Peperiksaan Akhir Semester Kedua Sidang Akademik 2016/2017 Jun 2017 PLT106 Digital Electronics [Elektronik Digital] Masa : 3 jam Please make sure that this question paper has

More information

UNIVERSITI SAINS MALAYSIA. First Semester Examination. 2014/2015 Academic Session. December 2014/January 2015

UNIVERSITI SAINS MALAYSIA. First Semester Examination. 2014/2015 Academic Session. December 2014/January 2015 UNIVERSITI SAINS MALAYSIA First Semester Examination 2014/2015 Academic Session December 2014/January 2015 EEE 130 DIGITAL ELECTRONIC I [ELEKTRONIK DIGIT I] Duration : 3 hours [Masa : 3 jam] Please check

More information

UNIVERSITI MALAYSIA PERLIS. EKT 124 Digital Electronics 1 [Electronik Digit 1]

UNIVERSITI MALAYSIA PERLIS. EKT 124 Digital Electronics 1 [Electronik Digit 1] UNIVERSITI MALAYSIA PERLIS Peperiksaan Semester Kedua Sidang Akademik 2013/2014 May 2014 EKT 124 Digital Electronics 1 [Electronik Digit 1] Duration : 3 hours Masa : 3 jam Please make sure that this paper

More information

UNIVERSITI MALAYSIA PERLIS. DMT 233 Digital Fundamental II [Asas Digit II]

UNIVERSITI MALAYSIA PERLIS. DMT 233 Digital Fundamental II [Asas Digit II] UNIVERSITI MALAYSIA PERLIS Peperiksaan Semester Pertama Sidang Akademik 2013/2014 Oktober 2013 DMT 233 Digital Fundamental II [Asas Digit II] Masa: 3 jam Please make sure that this question paper has FIFTEEN

More information

UNIVERSITI MALAYSIA PERLIS. EKT 124 Digital Electronics1 [Elektronik Digit 1]

UNIVERSITI MALAYSIA PERLIS. EKT 124 Digital Electronics1 [Elektronik Digit 1] SULIT UNIVERSITI MALAYSIA PERLIS Peperiksaan Akhir Semester Kedua Sidang Akademik 2016/2017 Jun 2017 EKT 124 Digital Electronics1 [Elektronik Digit 1] Masa : 3 jam Please make sure that this paper has

More information

INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions.

INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions. SECTION B: 60 MARKS BAHAGIAN B: 60 MARKAH INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions. ARAHAN: Bahagian ini mengandungi EMPAT (4) soalan berstruktur. Jawab

More information

DEE2034: DIGITAL ELECTRONICS

DEE2034: DIGITAL ELECTRONICS SECTION B : 60 MARS BAHAGIAN B : 60 MARAH INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions. ARAHAN: Bahagian ini mengandungi EMPAT (4) soalan berstruktur. awab

More information

INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions.

INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions. SECTION B : 60 MARKS BAHAGIAN B : 60 MARKAH INSTRUCTION: This section consists of FOUR (4) structured questions. Answer ALL questions. ARAHAN: Bahagian ini mengandungi EMPAT (4) soalan berstruktur. Jawab

More information

UNIVERSITI MALAYSIA PERLIS. EET107 Digital Electronics I [Elektronik Digit I]

UNIVERSITI MALAYSIA PERLIS. EET107 Digital Electronics I [Elektronik Digit I] UNIVERSITI MALAYSIA PERLIS Peperiksaan Semester Kedua Sidang Akademik 2011/2012 Jun 2012 EET107 Digital Electronics I [Elektronik Digit I] Masa : 3 jam Please make sure that this question paper has FIFTEEN

More information

EEU 202 ELEKTRONIK UNTUK JURUTERA

EEU 202 ELEKTRONIK UNTUK JURUTERA UNIVERSITI SAINS MALAYSIA Peperiksaan Semester Pertama Sidang Akademik 2007/2008 Oktober/November 2007 EEU 202 ELEKTRONIK UNTUK JURUTERA Masa : 3 Jam Sila pastikan kertas peperiksaan ini mengandungi LIMABELAS

More information

UNIVERSITI SAINS MALAYSIA. Second Semester Examination 2012/2013 Academic Session. June 2013 EEE 130 DIGITAL ELECTRONIC I [ELEKTRONIK DIGIT I]

UNIVERSITI SAINS MALAYSIA. Second Semester Examination 2012/2013 Academic Session. June 2013 EEE 130 DIGITAL ELECTRONIC I [ELEKTRONIK DIGIT I] UNIVERSITI SAINS MALAYSIA Second Semester Examination 2012/2013 Academic Session June 2013 EEE 130 DIGITAL ELECTRONIC I [ELEKTRONIK DIGIT I] Duration : 3 hours [Masa : 3 jam] Please check that this examination

More information

EEE ELEKTRONIK DIGIT I

EEE ELEKTRONIK DIGIT I UNIVERSITI SAINS MALAYSIA Peperiksaan Semester Pertama Sidang Akademik 23/24 September/Oktober 23 EEE 3 - ELEKTRONIK DIGIT I Masa: 3jam ARAHAN KEPADA CALON: Sila pastikan bahawa kertas peperiksaan ini

More information

UNIVERSITI SAINS MALAYSIA EEE 230 ELEKTRONIK DIGIT II

UNIVERSITI SAINS MALAYSIA EEE 230 ELEKTRONIK DIGIT II UNIVERSITI SAINS MALAYSIA Peperiksaan Semester Kedua Sidang Akademik 2009/2010 April 2010 EEE 230 ELEKTRONIK DIGIT II Masa : 3 Jam Sila pastikan bahawa kertas peperiksaan ini mengandungi TUJUHBELAS muka

More information

INTRODUCTION OF INDEXED PUBLICATION SEMAKAN PENERBITAN RADIS KATEGORI INDEXED PUBLICATION

INTRODUCTION OF INDEXED PUBLICATION SEMAKAN PENERBITAN RADIS KATEGORI INDEXED PUBLICATION INTRODUCTION OF INDEXED PUBLICATION 1. INDEXED PUBLICATION TERBAHAGI KEPADA 3 JENIS PENERBITAN: i. ARTICLE IN SCOPUS ii. ARTICLE IN WEB OF SCIENCE (WOS) iii. ESSENTIAL RESEARCH AUSTRALIA (ERA) 2. TERDAPAT

More information

(a) Tidak melebihi 500 patah perkataan (b) Ditulis dalam Bahasa Malaysia dan Bahasa Inggeris

(a) Tidak melebihi 500 patah perkataan (b) Ditulis dalam Bahasa Malaysia dan Bahasa Inggeris Lampiran A Attachment A FORMAT PENYEDIAAN TESIS/DISERTASI/LAPORAN PENYELIDIKAN FORMAT OF PREPARING THESIS/DISSERTATION/RESEARCH REPORT 1. TAJUK (a) Tajuk hendaklah tajuk penyelidikan seperti diluluskan

More information

IEG 102 INTRODUCTION TO ENVIRONMENTAL TECHNOLOGY [PENGANTAR TEKNOLOGI PERSEKITARAN]

IEG 102 INTRODUCTION TO ENVIRONMENTAL TECHNOLOGY [PENGANTAR TEKNOLOGI PERSEKITARAN] UNIVERSITI SAINS MALAYSIA Second Semester Examination 2010/2011 Academic Session April/May 2011 IEG 102 INTRODUCTION TO ENVIRONMENTAL TECHNOLOGY [PENGANTAR TEKNOLOGI PERSEKITARAN] Duration: 3 hours Masa:

More information

OPERASI PERKHIDMATAN SOKONGAN. PERPUSTAKAAN SULTAN ABDUL SAMAD Kod Dokumen: OPR/PSAS/GP01/ILB GARIS PANDUAN IDENTIFIKASI DAN MELABEL BAHAN

OPERASI PERKHIDMATAN SOKONGAN. PERPUSTAKAAN SULTAN ABDUL SAMAD Kod Dokumen: OPR/PSAS/GP01/ILB GARIS PANDUAN IDENTIFIKASI DAN MELABEL BAHAN Halaman: 1/12 1.0 TUJUAN Memberi panduan dalam menjalankan proses identifikasi dan melabel semua bahan yang diterima di Perpustakaan. Proses ini menunjukkan yang bahan berkenaan adalah milik Perpustakaan.

More information

HBT 502 PRINSIP DAN KAEDAH TERJEMAHAN LANJUTAN

HBT 502 PRINSIP DAN KAEDAH TERJEMAHAN LANJUTAN UNIVERSITI SAINS MALAYSIA Peperiksaan Semester Pertama Sidang Akademik 2006/2007 Oktober/November 2006 HBT 502 PRINSIP DAN KAEDAH TERJEMAHAN LANJUTAN Masa: 2 jam Sila pastikan bahawa kertas peperiksaan

More information

UNIVERSITI SAINS MALAYSIA. Peperiksaan Semester Pertama Sidang Akademik 2002/2003

UNIVERSITI SAINS MALAYSIA. Peperiksaan Semester Pertama Sidang Akademik 2002/2003 UNIVERSITI SAINS MALAYSIA Peperiksaan Semester Pertama Sidang Akademik 2002/2003 HBT 100 - Pengenalan Teori dan Praktik Terjemahan Masa : 3 jam ARAHAN : 1. Sila pastikan bahawa kertas peperiksaan ini mengandungi

More information

Semester III. Subject Name: Digital Electronics. Subject Code: 09CT0301. Diploma Branches in which this subject is offered: Computer Engineering

Semester III. Subject Name: Digital Electronics. Subject Code: 09CT0301. Diploma Branches in which this subject is offered: Computer Engineering Semester III Subject Name: Digital Electronics Subject Code: 09CT0301 Diploma Branches in which this subject is offered: Objective: The subject aims to prepare the students, To understand the basic of

More information

Bachelor Level/ First Year/ Second Semester/ Science Full Marks: 60 Computer Science and Information Technology (CSc. 151) Pass Marks: 24

Bachelor Level/ First Year/ Second Semester/ Science Full Marks: 60 Computer Science and Information Technology (CSc. 151) Pass Marks: 24 2065 Computer Science and Information Technology (CSc. 151) Pass Marks: 24 Time: 3 hours. Candidates are required to give their answers in their own words as for as practicable. Attempt any TWO questions:

More information

Find the equivalent decimal value for the given value Other number system to decimal ( Sample)

Find the equivalent decimal value for the given value Other number system to decimal ( Sample) VELAMMAL COLLEGE OF ENGINEERING AND TECHNOLOGY, MADURAI 65 009 Department of Information Technology Model Exam-II-Question bank PART A (Answer for all Questions) (8 X = 6) K CO Marks Find the equivalent

More information

ROAD SHOW PENERBITAN BOOK CHAPTERS

ROAD SHOW PENERBITAN BOOK CHAPTERS ROAD SHOW PENERBITAN BOOK CHAPTERS 1 April 2015 2.00 p.m 5.00 p.m PBL 1, Fakulti Kejuruteraan Awam Objektif Taklimat Memberi kefahaman tentang gerak kerja, mekanisma dan proses kerja pelaksanaan penulisan

More information

1. Convert the decimal number to binary, octal, and hexadecimal.

1. Convert the decimal number to binary, octal, and hexadecimal. 1. Convert the decimal number 435.64 to binary, octal, and hexadecimal. 2. Part A. Convert the circuit below into NAND gates. Insert or remove inverters as necessary. Part B. What is the propagation delay

More information

8-BITS X 8-BITS MODIFIED BOOTH 1 S COMPLEMENT MULTIPLIER NORAFIZA SALEHAN

8-BITS X 8-BITS MODIFIED BOOTH 1 S COMPLEMENT MULTIPLIER NORAFIZA SALEHAN 8-BITS X 8-BITS MODIFIED BOOTH 1 S COMPLEMENT MULTIPLIER by NORAFIZA SALEHAN Report submitted in partial fulfillment of the requirements for the degree of Bachelor of Engineering (Electronic Enginering)

More information

1. a) For the circuit shown in figure 1.1, draw a truth table showing the output Q for all combinations of inputs A, B and C. [4] Figure 1.

1. a) For the circuit shown in figure 1.1, draw a truth table showing the output Q for all combinations of inputs A, B and C. [4] Figure 1. [Question 1 is compulsory] 1. a) For the circuit shown in figure 1.1, draw a truth table showing the output Q for all combinations of inputs A, B and C. Figure 1.1 b) Minimize the following Boolean functions:

More information

DETERMINISTIC AUTOMATIC TEST PATTERN GENERATION FOR BUILT-IN SELF TEST SYSTEM

DETERMINISTIC AUTOMATIC TEST PATTERN GENERATION FOR BUILT-IN SELF TEST SYSTEM DETERMINISTIC AUTOMATIC TEST PATTERN GENERATION FOR BUILT-IN SELF TEST SYSTEM By MUHAMMAD NAZIR MOHAMMED KHALID Thesis Submitted to the School of Graduate Studies,, in Fulfilment of the Requirement for

More information

MODU LE DAY. Class-A, B, AB and C amplifiers - basic concepts, power, efficiency Basic concepts of Feedback and Oscillation. Day 1

MODU LE DAY. Class-A, B, AB and C amplifiers - basic concepts, power, efficiency Basic concepts of Feedback and Oscillation. Day 1 DAY MODU LE TOPIC QUESTIONS Day 1 Day 2 Day 3 Day 4 I Class-A, B, AB and C amplifiers - basic concepts, power, efficiency Basic concepts of Feedback and Oscillation Phase Shift Wein Bridge oscillators.

More information

R13. II B. Tech I Semester Regular Examinations, Jan DIGITAL LOGIC DESIGN (Com. to CSE, IT) PART-A

R13. II B. Tech I Semester Regular Examinations, Jan DIGITAL LOGIC DESIGN (Com. to CSE, IT) PART-A SET - 1 Note: Question Paper consists of two parts (Part-A and Part-B) Answer ALL the question in Part-A Answer any THREE Questions from Part-B a) What are the characteristics of 2 s complement numbers?

More information

UNIVERSITI SAINS MALAYSIA. CMT222/CMM321 Systems Analysis & Design [Analisis & Reka Bentuk Sistem]

UNIVERSITI SAINS MALAYSIA. CMT222/CMM321 Systems Analysis & Design [Analisis & Reka Bentuk Sistem] UNIVERSITI SAINS MALAYSIA Second Semester Examination 2014/2015 Academic Session June 2015 CMT222/CMM321 Systems Analysis & Design [Analisis & Reka Bentuk Sistem] Duration : 2 hours [Masa : 2 jam] INSTRUCTIONS

More information

Course Plan. Course Articulation Matrix: Mapping of Course Outcomes (COs) with Program Outcomes (POs) PSO-1 PSO-2

Course Plan. Course Articulation Matrix: Mapping of Course Outcomes (COs) with Program Outcomes (POs) PSO-1 PSO-2 Course Plan Semester: 4 - Semester Year: 2019 Course Title: DIGITAL ELECTRONICS Course Code: EC106 Semester End Examination: 70 Continuous Internal Evaluation: 30 Lesson Plan Author: Ms. CH SRIDEVI Last

More information

EKT 121/4 ELEKTRONIK DIGIT 1

EKT 121/4 ELEKTRONIK DIGIT 1 EKT 2/4 ELEKTRONIK DIGIT Kolej Universiti Kejuruteraan Utara Malaysia Sequential Logic Circuits - COUNTERS - LATCHES (review) S-R R Latch S-R R Latch Active-LOW input INPUTS OUTPUTS S R Q Q COMMENTS Q

More information

1 Hour Sample Test Papers: Sample Test Paper 1. Roll No.

1 Hour Sample Test Papers: Sample Test Paper 1. Roll No. 6.1.2 Sample Test Papers: Sample Test Paper 1 Roll No. Institute Name: Course Code: EJ/EN/ET/EX/EV/IC/IE/IS/MU/DE/ED/ET/IU Subject: Principles of Digital Techniques Marks: 25 1 Hour 1. All questions are

More information

R13 SET - 1 '' ''' '' ' '''' Code No: RT21053

R13 SET - 1 '' ''' '' ' '''' Code No: RT21053 SET - 1 1. a) What are the characteristics of 2 s complement numbers? b) State the purpose of reducing the switching functions to minimal form. c) Define half adder. d) What are the basic operations in

More information

EE292: Fundamentals of ECE

EE292: Fundamentals of ECE EE292: Fundamentals of ECE Fall 2012 TTh 10:00-11:15 SEB 1242 Lecture 23 121120 http://www.ee.unlv.edu/~b1morris/ee292/ 2 Outline Review Combinatorial Logic Sequential Logic 3 Combinatorial Logic Circuits

More information

THE KENYA POLYTECHNIC

THE KENYA POLYTECHNIC THE KENYA POLYTECHNIC ELECTRICAL/ELECTRONICS ENGINEERING DEPARTMENT HIGHER DIPLOMA IN ELECTRICAL ENGINEERING END OF YEAR II EXAMINATIONS NOVEMBER 006 DIGITAL ELECTRONICS 3 HOURS INSTRUCTIONS TO CANDIDATES:

More information

AM AM AM AM PM PM PM

AM AM AM AM PM PM PM FACULTY OF ENGINEERING AND TECHNOLOGY DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING COURSE PLAN Course Code : CS0003 Course Title : DIGITAL COMPUTER FUNDAMENTALS Semester : III Course Time : Jun 204 to

More information

CS6201 UNIT I PART-A. Develop or build the following Boolean function with NAND gate F(x,y,z)=(1,2,3,5,7).

CS6201 UNIT I PART-A. Develop or build the following Boolean function with NAND gate F(x,y,z)=(1,2,3,5,7). VALLIAMMAI ENGINEERING COLLEGE SRM Nagar, Kattankulathur-603203 DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING Academic Year: 2015-16 BANK - EVEN SEMESTER UNIT I PART-A 1 Find the octal equivalent of hexadecimal

More information

TIME SCHEDULE. MODULE TOPICS PERIODS 1 Number system & Boolean algebra 17 Test I 1 2 Logic families &Combinational logic

TIME SCHEDULE. MODULE TOPICS PERIODS 1 Number system & Boolean algebra 17 Test I 1 2 Logic families &Combinational logic COURSE TITLE : DIGITAL INSTRUMENTS PRINCIPLE COURSE CODE : 3075 COURSE CATEGORY : B PERIODS/WEEK : 4 PERIODS/SEMESTER : 72 CREDITS : 4 TIME SCHEDULE MODULE TOPICS PERIODS 1 Number system & Boolean algebra

More information

UNlVERSITI MALAYSIA PERLIS. Peperiksaan Semester Pertama Sidang Akademik Januari 2013

UNlVERSITI MALAYSIA PERLIS. Peperiksaan Semester Pertama Sidang Akademik Januari 2013 UNlVERSITI MALAYSIA PERLIS Peperiksaan Semester Pertama Sidang Akademik 2223 Januari 23 EKT22 - Digital Electronics II [Elektronik Digit IT] Masa : 3jam Please make sure that this question paper has ELEVEN

More information

Tribhuvan University Institute of Science and Technology Bachelor of Science in Computer Science and Information Technology

Tribhuvan University Institute of Science and Technology Bachelor of Science in Computer Science and Information Technology Tribhuvan University Institute of Science and Technology Bachelor of Science in Computer Science and Information Technology Course Title: Digital Logic Full Marks: 60 + 0 + 0 Course No.: CSC Pass Marks:

More information

Solution to Digital Logic )What is the magnitude comparator? Design a logic circuit for 4 bit magnitude comparator and explain it,

Solution to Digital Logic )What is the magnitude comparator? Design a logic circuit for 4 bit magnitude comparator and explain it, Solution to Digital Logic -2067 Solution to digital logic 2067 1.)What is the magnitude comparator? Design a logic circuit for 4 bit magnitude comparator and explain it, A Magnitude comparator is a combinational

More information

DIGITAL SYSTEM DESIGN UNIT I (2 MARKS)

DIGITAL SYSTEM DESIGN UNIT I (2 MARKS) DIGITAL SYSTEM DESIGN UNIT I (2 MARKS) 1. Convert Binary number (111101100) 2 to Octal equivalent. 2. Convert Binary (1101100010011011) 2 to Hexadecimal equivalent. 3. Simplify the following Boolean function

More information

ENHANCED ASPECT LEVEL OPINION MINING KNOWLEDGE EXTRACTION AND REPRESENTATION MAQBOOL RAMDHAN IBRAHIM AL-MAIMANI UNIVERSITI TEKNOLOGI MALAYSIA

ENHANCED ASPECT LEVEL OPINION MINING KNOWLEDGE EXTRACTION AND REPRESENTATION MAQBOOL RAMDHAN IBRAHIM AL-MAIMANI UNIVERSITI TEKNOLOGI MALAYSIA ENHANCED ASPECT LEVEL OPINION MINING KNOWLEDGE EXTRACTION AND REPRESENTATION MAQBOOL RAMDHAN IBRAHIM AL-MAIMANI UNIVERSITI TEKNOLOGI MALAYSIA 2 ENHANCED ASPECT LEVEL OPINION MINING KNOWLEDGE EXTRACTION

More information

UNIVERSITI TEKNOLOGI MALAYSIA

UNIVERSITI TEKNOLOGI MALAYSIA SULIT Faculty of Computing UNIVERSITI TEKNOLOGI MALAYSIA FINAL EXAMINATION SEMESTER I, 2016 / 2017 SUBJECT CODE : SUBJECT NAME : SECTION : TIME : DATE/DAY : VENUES : INSTRUCTIONS : Answer all questions

More information

PURBANCHAL UNIVERSITY

PURBANCHAL UNIVERSITY [c] Implement a full adder circuit with a decoder and two OR gates. [4] III SEMESTER FINAL EXAMINATION-2006 Q. [4] [a] What is flip flop? Explain flip flop operating characteristics. [6] [b] Design and

More information

AN IMPROVEMENT OF VOLTAGE QUALITY IN LOW VOLTAGE DISTRIBUTION SYSTEM USING DYNAMIC VOLTAGE RESTORER ABBA LAWAN BUKAR UNIVERSTI TEKNOLOGI MALAYSIA

AN IMPROVEMENT OF VOLTAGE QUALITY IN LOW VOLTAGE DISTRIBUTION SYSTEM USING DYNAMIC VOLTAGE RESTORER ABBA LAWAN BUKAR UNIVERSTI TEKNOLOGI MALAYSIA AN IMPROVEMENT OF VOLTAGE QUALITY IN LOW VOLTAGE DISTRIBUTION SYSTEM USING DYNAMIC VOLTAGE RESTORER ABBA LAWAN BUKAR UNIVERSTI TEKNOLOGI MALAYSIA 4 AN IMPROVEMENT OF VOLTAGE QUALITY IN LOW VOLTAGE DISTRIBUTION

More information

EXPERIMENT: 1. Graphic Symbol: OR: The output of OR gate is true when one of the inputs A and B or both the inputs are true.

EXPERIMENT: 1. Graphic Symbol: OR: The output of OR gate is true when one of the inputs A and B or both the inputs are true. EXPERIMENT: 1 DATE: VERIFICATION OF BASIC LOGIC GATES AIM: To verify the truth tables of Basic Logic Gates NOT, OR, AND, NAND, NOR, Ex-OR and Ex-NOR. APPARATUS: mention the required IC numbers, Connecting

More information

Sequential Logic. Analysis and Synthesis. Joseph Cavahagh Santa Clara University. r & Francis. TaylonSi Francis Group. , Boca.Raton London New York \

Sequential Logic. Analysis and Synthesis. Joseph Cavahagh Santa Clara University. r & Francis. TaylonSi Francis Group. , Boca.Raton London New York \ Sequential Logic Analysis and Synthesis Joseph Cavahagh Santa Clara University r & Francis TaylonSi Francis Group, Boca.Raton London New York \ CRC is an imprint of the Taylor & Francis Group, an informa

More information

Chapter 5 Sequential Circuits

Chapter 5 Sequential Circuits Logic and Computer Design Fundamentals Chapter 5 Sequential Circuits Part 2 Sequential Circuit Design Charles Kime & Thomas Kaminski 28 Pearson Education, Inc. (Hyperlinks are active in View Show mode)

More information

I I I I I I I I I I I I I I I I I I I I I I I I I

I I I I I I I I I I I I I I I I I I I I I I I I I NO.KADPENGENALAN/ NO. SIJIL KELAHIRAN ANG KA GILIRAN I I I I I I I I I I I I I I I I I I I I I I I I I PEPERIKSAANPERCUBAAN UPSR BAHASA INGGERIS tx Jam (PEMAHAMAN) 2017. Satu jam Iima betas minit JAN GAN

More information

CHAPTER 4 RESULTS & DISCUSSION

CHAPTER 4 RESULTS & DISCUSSION CHAPTER 4 RESULTS & DISCUSSION 3.2 Introduction This project aims to prove that Modified Baugh-Wooley Two s Complement Signed Multiplier is one of the high speed multipliers. The schematic of the multiplier

More information

PHYSICS 5620 LAB 9 Basic Digital Circuits and Flip-Flops

PHYSICS 5620 LAB 9 Basic Digital Circuits and Flip-Flops PHYSICS 5620 LAB 9 Basic Digital Circuits and Flip-Flops Objective Construct a two-bit binary decoder. Study multiplexers (MUX) and demultiplexers (DEMUX). Construct an RS flip-flop from discrete gates.

More information

KATA KUNCI: Keberkesanan buku elektronik, Network Security, Pengajaran dan Pembelajaran (P&P).

KATA KUNCI: Keberkesanan buku elektronik, Network Security, Pengajaran dan Pembelajaran (P&P). TAHAP KEBERKESANAN PENGGUNAAN BUKU ELEKTRONIK: E-BOOK NETWORK SECURITY DALAM PENGAJARAN DAN PEMBELAJARAN BAGI KELAS DNS6B DIPLOMA TEKNOLOGI MAKLUMAT (RANGKAIAN) DI POLITEKNIK SEBERANG PERAI Rosmawati Bt

More information

Question Bank. Unit 1. Digital Principles, Digital Logic

Question Bank. Unit 1. Digital Principles, Digital Logic Question Bank Unit 1 Digital Principles, Digital Logic 1. Using Karnaugh Map,simplify the following boolean expression and give the implementation of the same using i)nand gates only(sop) ii) NOR gates

More information

Minnesota State College Southeast

Minnesota State College Southeast ELEC 2211: Digital Electronics II A. COURSE DESCRIPTION Credits: 4 Lecture Hours/Week: 2 Lab Hours/Week: 4 OJT Hours/Week: *.* Prerequisites: None Corequisites: None MnTC Goals: None Minnesota State College

More information

4.S-[F] SU-02 June All Syllabus Science Faculty B.Sc. II Yr. Instrumentation Practice [Sem.III & IV] S.Lot

4.S-[F] SU-02 June All Syllabus Science Faculty B.Sc. II Yr. Instrumentation Practice [Sem.III & IV] S.Lot [Sem.III & IV] S.Lot. - 1 - [Sem.III & IV] S.Lot. - 2 - [Sem.III & IV] S.Lot. - 3 - Syllabus B.Sc. ( Instrumentation Practice ) Second Year ( Third and Forth Semester ) ( Effective from June 2014 ) [Sem.III

More information

BCN1043. By Dr. Mritha Ramalingam. Faculty of Computer Systems & Software Engineering

BCN1043. By Dr. Mritha Ramalingam. Faculty of Computer Systems & Software Engineering BCN1043 By Dr. Mritha Ramalingam Faculty of Computer Systems & Software Engineering mritha@ump.edu.my http://ocw.ump.edu.my/ authors Dr. Mohd Nizam Mohmad Kahar (mnizam@ump.edu.my) Jamaludin Sallim (jamal@ump.edu.my)

More information

Department of Computer Science and Engineering Question Bank- Even Semester:

Department of Computer Science and Engineering Question Bank- Even Semester: Department of Computer Science and Engineering Question Bank- Even Semester: 2014-2015 CS6201& DIGITAL PRINCIPLES AND SYSTEM DESIGN (Common to IT & CSE, Regulation 2013) UNIT-I 1. Convert the following

More information

THE INFLUENCE OF THE DISCORD IN BUILDING DISTINCTIVNESS ON THE PERCEPTION OF TEHRAN S CITY IDENTITY

THE INFLUENCE OF THE DISCORD IN BUILDING DISTINCTIVNESS ON THE PERCEPTION OF TEHRAN S CITY IDENTITY THE INFLUENCE OF THE DISCORD IN BUILDING DISTINCTIVNESS ON THE PERCEPTION OF TEHRAN S CITY IDENTITY ASMAA RABIEE A thesis submitted in fulfilment of the requirements for the award of the degree of Doctor

More information

DIGITAL FUNDAMENTALS

DIGITAL FUNDAMENTALS DIGITAL FUNDAMENTALS A SYSTEMS APPROACH THOMAS L. FLOYD PEARSON Boston Columbus Indianapolis New York San Francisco Upper Saddle River Amsterdam Cape Town Dubai London Madrid Milan Munich Paris Montreal

More information

Final Exam review: chapter 4 and 5. Supplement 3 and 4

Final Exam review: chapter 4 and 5. Supplement 3 and 4 Final Exam review: chapter 4 and 5. Supplement 3 and 4 1. A new type of synchronous flip-flop has the following characteristic table. Find the corresponding excitation table with don t cares used as much

More information

St. MARTIN S ENGINEERING COLLEGE

St. MARTIN S ENGINEERING COLLEGE St. MARTIN S ENGINEERING COLLEGE Dhulapally, Kompally, Secunderabad-500014. Branch Year&Sem Subject Name : Electronics and Communication Engineering : II B. Tech I Semester : SWITCHING THEORY AND LOGIC

More information

Registers and Counters

Registers and Counters Registers and Counters Clocked sequential circuit = F/Fs and combinational gates Register Group of flip-flops (share a common clock and capable of storing one bit of information) Consist of a group of

More information

Contents Circuits... 1

Contents Circuits... 1 Contents Circuits... 1 Categories of Circuits... 1 Description of the operations of circuits... 2 Classification of Combinational Logic... 2 1. Adder... 3 2. Decoder:... 3 Memory Address Decoder... 5 Encoder...

More information

1. True/False Questions (10 x 1p each = 10p) (a) I forgot to write down my name and student ID number.

1. True/False Questions (10 x 1p each = 10p) (a) I forgot to write down my name and student ID number. CprE 281: Digital Logic Midterm 2: Friday Oct 30, 2015 Student Name: Student ID Number: Lab Section: Mon 9-12(N) Mon 12-3(P) Mon 5-8(R) Tue 11-2(U) (circle one) Tue 2-5(M) Wed 8-11(J) Wed 6-9(Y) Thur 11-2(Q)

More information

Counter dan Register

Counter dan Register Counter dan Register Introduction Circuits for counting events are frequently used in computers and other digital systems. Since a counter circuit must remember its past states, it has to possess memory.

More information

UNIT 1: DIGITAL LOGICAL CIRCUITS What is Digital Computer? OR Explain the block diagram of digital computers.

UNIT 1: DIGITAL LOGICAL CIRCUITS What is Digital Computer? OR Explain the block diagram of digital computers. UNIT 1: DIGITAL LOGICAL CIRCUITS What is Digital Computer? OR Explain the block diagram of digital computers. Digital computer is a digital system that performs various computational tasks. The word DIGITAL

More information

PERCEIVED IMAGE OF CHINESE TOURIST ON MALACCA WORLD HERITAGE SITES LIEW JAN FUI UNIVERSITI TEKNOLOGI MALAYSIA

PERCEIVED IMAGE OF CHINESE TOURIST ON MALACCA WORLD HERITAGE SITES LIEW JAN FUI UNIVERSITI TEKNOLOGI MALAYSIA PERCEIVED IMAGE OF CHINESE TOURIST ON MALACCA WORLD HERITAGE SITES LIEW JAN FUI UNIVERSITI TEKNOLOGI MALAYSIA PERCEIVED IMAGE OF CHINESE TOURIST ON MALACCA WORLD HERITAGE SITES LIEW JAN FUI A thesis submitted

More information

Subject : EE6301 DIGITAL LOGIC CIRCUITS

Subject : EE6301 DIGITAL LOGIC CIRCUITS QUESTION BANK Programme : BE Subject : Semester / Branch : III/EEE UNIT 1 NUMBER SYSTEMS AND DIGITAL LOGIC FAMILIES Review of number systems, binary codes, error detection and correction codes (Parity

More information

SK KANGKAR PULAI PENTAKSIRAN BERTULIS AKHIR TAHUN. BAHASA INGGERIS PEMAHAMAN (BAHAGIAN A) Tahun 5 1 JAM 15 MINIT KELAS NAMA GURU

SK KANGKAR PULAI PENTAKSIRAN BERTULIS AKHIR TAHUN. BAHASA INGGERIS PEMAHAMAN (BAHAGIAN A) Tahun 5 1 JAM 15 MINIT KELAS NAMA GURU 1 SULIT SK KANGKAR PULAI PENTAKSIRAN BERTULIS AKHIR TAHUN OKTOBER 2015 BAHASA INGGERIS PEMAHAMAN (BAHAGIAN A) Tahun 5 1 JAM 15 MINIT NAMA MURID KELAS NAMA GURU : : : JANGAN BUKA KERTAS SOALAN INI SEHINGGA

More information

MODEL QUESTIONS WITH ANSWERS THIRD SEMESTER B.TECH DEGREE EXAMINATION DECEMBER CS 203: Switching Theory and Logic Design. Time: 3 Hrs Marks: 100

MODEL QUESTIONS WITH ANSWERS THIRD SEMESTER B.TECH DEGREE EXAMINATION DECEMBER CS 203: Switching Theory and Logic Design. Time: 3 Hrs Marks: 100 MODEL QUESTIONS WITH ANSWERS THIRD SEMESTER B.TECH DEGREE EXAMINATION DECEMBER 2016 CS 203: Switching Theory and Logic Design Time: 3 Hrs Marks: 100 PART A ( Answer All Questions Each carries 3 Marks )

More information

Registers and Counters

Registers and Counters Registers and Counters Clocked sequential circuit = F/Fs and combinational gates Register Group of flip-flops (share a common clock and capable of storing one bit of information) Consist of a group of

More information

INSTRUCTION: This section consists of FOUR [4] structured questions. Answer ALL questions.

INSTRUCTION: This section consists of FOUR [4] structured questions. Answer ALL questions. INSTRUCTION: This section consists of FOUR [4] structured questions. Answer ALL questions. ARAHAN: Bahagian ini mengandungi EMPAT [4] soalan struktur. Jawab SEMUA soalan. QUESTION 1 SOALAN 1 CLO1 C2 a)

More information

LATCHES & FLIP-FLOP. Chapter 7

LATCHES & FLIP-FLOP. Chapter 7 LATCHES & FLIP-FLOP Chapter 7 INTRODUCTION Latch and flip flops are categorized as bistable devices which have two stable states,called SET and RESET. They can retain either of this states indefinitely

More information

SRM UNIVERSITY FACULTY OF ENGINEERING AND TECHNOLOGY SCHOOL OF ELECTRONICS AND ELECTRICAL ENGINEERING DEPARTMENT OF ECE COURSE PLAN

SRM UNIVERSITY FACULTY OF ENGINEERING AND TECHNOLOGY SCHOOL OF ELECTRONICS AND ELECTRICAL ENGINEERING DEPARTMENT OF ECE COURSE PLAN SRM UNIVERSITY FACULTY OF ENGINEERING AND TECHNOLOGY SCHOOL OF ELECTRONICS AND ELECTRICAL ENGINEERING DEPARTMENT OF ECE COURSE PLAN Course Code : EC0205 Course Title : DIGITAL SYSTEMS Semester : III Course

More information

DEVELOPMENT OF LCD DISPLAY DATA CAPTURING SYSTEM FOR INDUSTRIAL PURPOSE OOI YI FONG

DEVELOPMENT OF LCD DISPLAY DATA CAPTURING SYSTEM FOR INDUSTRIAL PURPOSE OOI YI FONG DEVELOPMENT OF LCD DISPLAY DATA CAPTURING SYSTEM FOR INDUSTRIAL PURPOSE OOI YI FONG This Report Is Submitted In Partial Fulfillment of Requirements for the Bachelor Degree in Electronic Engineering (Industrial

More information

SEMESTER ONE EXAMINATIONS 2002

SEMESTER ONE EXAMINATIONS 2002 SEMESTER ONE EXAMINATIONS 2002 EE101 Digital Electronics Solutions Question 1. An assembly line has 3 failsafe sensors and 1 emergency shutdown switch. The Line should keep moving unless any of the following

More information

EET2411 DIGITAL ELECTRONICS

EET2411 DIGITAL ELECTRONICS 5-8 Clocked D Flip-FlopFlop One data input. The output changes to the value of the input at either the positive going or negative going clock trigger. May be implemented with a J-K FF by tying the J input

More information

CSE Latches and Flip-flops Dr. Izadi. NOR gate property: A B Z Cross coupled NOR gates: S M S R Q M

CSE Latches and Flip-flops Dr. Izadi. NOR gate property: A B Z Cross coupled NOR gates: S M S R Q M CSE-4523 Latches and Flip-flops Dr. Izadi NOR gate property: A B Z A B Z Cross coupled NOR gates: S M S R M R S M R S R S R M S S M R R S ' Gate R Gate S R S G R S R (t+) S G R Flip_flops:. S-R flip-flop

More information

The word digital implies information in computers is represented by variables that take a limited number of discrete values.

The word digital implies information in computers is represented by variables that take a limited number of discrete values. Class Overview Cover hardware operation of digital computers. First, consider the various digital components used in the organization and design. Second, go through the necessary steps to design a basic

More information

MENCARI KEINDAHAN DALAM CATAN CHUAH THEAN TENG: KAJIAN AWAL ANALISIS GEOMETRI Alina Abdullah 1 University of Leeds 1

MENCARI KEINDAHAN DALAM CATAN CHUAH THEAN TENG: KAJIAN AWAL ANALISIS GEOMETRI Alina Abdullah 1 University of Leeds 1 MENCARI KEINDAHAN DALAM CATAN CHUAH THEAN TENG: KAJIAN AWAL ANALISIS GEOMETRI Alina Abdullah 1 University of Leeds 1 mlaab@leeds.ac.uk Ian Caldwell 2 2 University of Leeds Michael Hann 3 School of Design,

More information

PERSEPSI PELAJAR TERHADAP KUALITI PERSEKITARAN DALAMAN (IEQ) PERPUSTAKAAN RABIYATUL AKMA BINTI DAUT

PERSEPSI PELAJAR TERHADAP KUALITI PERSEKITARAN DALAMAN (IEQ) PERPUSTAKAAN RABIYATUL AKMA BINTI DAUT PERSEPSI PELAJAR TERHADAP KUALITI PERSEKITARAN DALAMAN (IEQ) PERPUSTAKAAN RABIYATUL AKMA BINTI DAUT Projek Sarjana Ini Dikemukakan Sebagai Memenuhi Sebahagian Daripada Syarat Penganugerahan Ijazah Sarjana

More information

DESIGN OF A LOW COST DIGITAL LOCK

DESIGN OF A LOW COST DIGITAL LOCK Journal of Industrial Technology 1.J (2), 2004, 49-55 DESIGN OF A LOW COST DIGITAL LOCK Liakot Ali, Haslina Jaafar, Nurul Amziah Md.Vunus and Wan Zuha Wan Hasan Dept. of Electrical and Electronic Engineering

More information

MODULE 3. Combinational & Sequential logic

MODULE 3. Combinational & Sequential logic MODULE 3 Combinational & Sequential logic Combinational Logic Introduction Logic circuit may be classified into two categories. Combinational logic circuits 2. Sequential logic circuits A combinational

More information

ABSTRAK. Modeling Language (UML) yang terdiri dar i use cases, gambaraj ah aktiviti,

ABSTRAK. Modeling Language (UML) yang terdiri dar i use cases, gambaraj ah aktiviti, ABSTRAK Tuj uan kaj ian ini dij alankan adalah untuk menibentuk sebuah model keperluan bagi Sistem Maklumat Bil Air (BILIS) untuk Cawangan Bekalan Air (WSB), Jabatan Kerja Raya Negeri Kedah (PWD). Disebabkan

More information

North Shore Community College

North Shore Community College North Shore Community College Course Number: IEL217 Section: MAL Course Name: Digital Electronics 1 Semester: Credit: 4 Hours: Three hours of Lecture, Two hours Laboratory per week Thursdays 8:00am (See

More information

SECTION A Questions 1-4 Choose the best word to fill in the blanks. Isi tempat kosong dengan perkataan yang terbaik.

SECTION A Questions 1-4 Choose the best word to fill in the blanks. Isi tempat kosong dengan perkataan yang terbaik. Each question in this paper is followed by three or four possible answers. Choose the best answer from the answers marked A,B and C or A,B,C and D. Then, on your answer sheet, blacken the answer that you

More information

Computer Architecture and Organization

Computer Architecture and Organization A-1 Appendix A - Digital Logic Computer Architecture and Organization Miles Murdocca and Vincent Heuring Appendix A Digital Logic A-2 Appendix A - Digital Logic Chapter Contents A.1 Introduction A.2 Combinational

More information

VU Mobile Powered by S NO Group

VU Mobile Powered by S NO Group Question No: 1 ( Marks: 1 ) - Please choose one A 8-bit serial in / parallel out shift register contains the value 8, clock signal(s) will be required to shift the value completely out of the register.

More information

211: Computer Architecture Summer 2016

211: Computer Architecture Summer 2016 211: Computer Architecture Summer 2016 Liu Liu Topic: Storage Project3 Digital Logic - Digital Logic: Recap - Review: truth table => SOP => simplification - dual / complement - Minterm / Maxterm - SOP

More information

INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigal, Hyderabad ELECTRICAL AND ELECTRONICS ENGINEERING

INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigal, Hyderabad ELECTRICAL AND ELECTRONICS ENGINEERING Course Name INSTITUTE OF AERONAUTICAL ENGINEERING (Autonomous) Dundigal, Hyderabad - 500 043 ELECTRICAL AND ELECTRONICS ENGINEERING QUESTION BANK : SWITCHING THEORY AND LOGIC DESISN Course Code : A40407

More information

UNIVERSITI TEKNOLOGI MARA KAMPUS PUNCAK PERDANA SHAH ALAM SELANGOR

UNIVERSITI TEKNOLOGI MARA KAMPUS PUNCAK PERDANA SHAH ALAM SELANGOR UNIVERSITI TEKNOLOGI MARA KAMPUS PUNCAK PERDANA 40150 SHAH ALAM SELANGOR FAKULTI TEKNOLOGI KREATIF & ARTISTIK IJAZAH SARJANA MUDA TEKNOLOGI KREATIF (SKRIN) KEPUJIAN: CT223 CTF 634 TAJUK TUGASAN: Pendekatan

More information

CHAPTER 4: Logic Circuits

CHAPTER 4: Logic Circuits CHAPTER 4: Logic Circuits II. Sequential Circuits Combinational circuits o The outputs depend only on the current input values o It uses only logic gates, decoders, multiplexers, ALUs Sequential circuits

More information

THE APPLICATION OF FINITE ELEMENT METHOD IN BURGERS EQUATION NURUL AKIDAH BINTI ADNAN

THE APPLICATION OF FINITE ELEMENT METHOD IN BURGERS EQUATION NURUL AKIDAH BINTI ADNAN THE APPLICATION OF FINITE ELEMENT METHOD IN BURGERS EQUATION NURUL AKIDAH BINTI ADNAN A report submitted in partial fulfilment of the requirements for the award of degree of Master of Science (Engineering

More information

Electrical and Telecommunications Engineering Technology_TCET3122/TC520. NEW YORK CITY COLLEGE OF TECHNOLOGY The City University of New York

Electrical and Telecommunications Engineering Technology_TCET3122/TC520. NEW YORK CITY COLLEGE OF TECHNOLOGY The City University of New York NEW YORK CITY COLLEGE OF TECHNOLOGY The City University of New York DEPARTMENT: SUBJECT CODE AND TITLE: COURSE DESCRIPTION: REQUIRED: Electrical and Telecommunications Engineering Technology TCET 3122/TC

More information

Laboratory Objectives and outcomes for Digital Design Lab

Laboratory Objectives and outcomes for Digital Design Lab Class: SE Department of Information Technology Subject Logic Design Sem : III Course Objectives and outcomes for LD Course Objectives: Students will try to : COB1 Understand concept of various components.

More information

Taklimat Penerbitan Buku Penyelidikan 24 Mac 2014

Taklimat Penerbitan Buku Penyelidikan 24 Mac 2014 Taklimat Penerbitan Buku Penyelidikan 24 Mac 2014 Rosli Hussin Pengerusi Panel Buku Penyelidikan/Book Chapter Penerbit UTM Press Universiti Teknologi Malaysia, Johor 1 1.. Overview Pengenalan???? career

More information

QUICK GUIDE COMPUTER LOGICAL ORGANIZATION - OVERVIEW

QUICK GUIDE COMPUTER LOGICAL ORGANIZATION - OVERVIEW QUICK GUIDE http://www.tutorialspoint.com/computer_logical_organization/computer_logical_organization_quick_guide.htm COMPUTER LOGICAL ORGANIZATION - OVERVIEW Copyright tutorialspoint.com In the modern

More information

Flip Flop. S-R Flip Flop. Sequential Circuits. Block diagram. Prepared by:- Anwar Bari

Flip Flop. S-R Flip Flop. Sequential Circuits. Block diagram. Prepared by:- Anwar Bari Sequential Circuits The combinational circuit does not use any memory. Hence the previous state of input does not have any effect on the present state of the circuit. But sequential circuit has memory

More information