Engineer To Engineer Note

Size: px
Start display at page:

Download "Engineer To Engineer Note"

Transcription

1 Engineer To Engineer Note EE-203 Technicl Notes on using Anlog Devices' DSP components nd development tools Contct our technicl support by phone: (800) ANALOG-D or e-mil: Or visit our on-line resources nd Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port Contributed by Thorsten Lorenzen September 1, 2003 Introduction The purpose of this note is to describe how to hook up video devices such s the ADV7183 NTSC/PAL Video Decoder to the externl bus of the ADSP-BF535 Blckfin Processor. Becuse of its rchitecture nd video processing cpbilities, Blckfin will interfce with video devices. The ADSP-BF535 s the first prt of the Blckfin Processor fmily is not equipped with stndrd interfce tht glueless intercts with video devices, but s this EE-Note shows, the Asynchronous Interfce cn be used to receive video dt in ITU-656 formt. Future Blckfin derivtives will be equipped with interfces designed to support video devices (PPI interfce). ADV7183 NTSC/PAL Video Decoder The ADV7183 is n integrted video decoder tht utomticlly detects nd converts stndrd nlog bse bnd television signl comptible with world wide stndrds NTSC or PAL into 4:2:2 or 4:1:1 component video dt comptible with 16-bit/8-bit CCIR601/CCIR656 or 10/20-bit extended stndrds. The dvnced nd highly flexible digitl output interfce enbles performnce video decoding nd conversion in both frme buffer bsed nd line locked bsed systems LLC Mode. This mkes the device idelly suited for brod rge of pplictions with diverse nlog video chrcteristics including tpe bsed sources, brodcst sources, security/surveillnce cmers nd professionl systems. Bsics of nlog video composite signls To fully understnd the decoders digitl output it is helpful to review the bckground of the NTSC stndrd nd how it cme long. If you re fmilir with it lredy plese go to the next chpter. The first color television system ws developed in the United Sttes nd begn brodcsting in For economic resons, requirement ws mde tht monochrome receivers must be ble to disply the blck nd white portion of color brodcst nd tht color receivers must be ble to disply monochrome brodcst. For brodcsting purposes ll required signls must be fitted into single line. However, the CVBS signl looks still s yers go for comptibility purposes. The nlog composite video signl ws designed wy it is shown s follows. Imgine, CRT (Cthode Ry Tube) of TV such s shown in Figure 1 hs been designed to disply video imge bsed on N lines in the visul re ctive video of the monitors surfce. In generl, the ry of the CRT strts t the top left side nd goes to the right. After reching the right end it turns off nd goes bck Copyright 2003, Anlog Devices, Inc. All rights reserved. Anlog Devices ssumes no responsibility for customer product design or the use or ppliction of customers products or for ny infringements of ptents or rights of others which my result from Anlog Devices ssistnce. All trdemrks nd logos re property of their respective holders. Informtion furnished by Anlog Devices Applictions nd Development Tools Engineers is believed to be ccurte nd relible, however no responsibility is ssumed by Anlog Devices regrding technicl ccurcy nd topiclity of the content provided in Anlog Devices Engineer-to-Engineer Notes.

2 to the left, line below. Reching the left side it turns on gin nd drws the next line on the screen. By repeting this the monitor will lwys be drwn with the help of the CRTs ry. Wht kind of signls re required to fully drive the CRT? In Figure 1 NTSC Video Composite Signl cn be seen. It drives the CRT in sense tht it runs s discussed bove. Even Field Odd Field Line 1 Line 3.. Lst Line Line 2 Line 4.. Lst Line Line 1 Line 3.. Lst Line Blnk CVBS Figure 1: Multiple lines of n nlog video composite signl (CVBS) In generl the video composite signl hs two mjor tsks. First, the CRT (Figure 1) runs from the left to the right, from the top to the bottom controlled by its own oscilltors nd sidetrck units. But it must be controlled (triggered) by signls tht comes long (is ligned to) with the signl tht holds the imge dt. Otherwise the imge cn never be plced on the screen in correct order. Such signls re clled: Horizontl Sync (Line Blnking Signl), to force the CRT to turn off the ry nd strt with the next line. The Line Blnking re in Figure 2 shows such signl. Verticl Sync, to force the CRT to turn off the ry t the end of frme/field nd strt with the next frme/field. The right end of the CVBS signl on Figure 1 Blnk shows such signl. Second, the imge dt is split into prts of luminnce nd chrominnce informtion s (Y) Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 2 of 12

3 (C). Figure 2 shows the two informtion s combined with the syncs in single line. Luminnce: As it cn be seen in the re of Active Video Line the steps show different levels of luminnce displying br of different vlues in brightness. Chrominnce: The gry squres in Figure 2 represents 9 cycles of 3.58MHz frequency s shown underneth the signl. The cycles re crrying the color informtion. The first gry squre in the re of Color Burst drives n extr oscilltor build into the video receiver nd holds the cycles s reference. The following squres cycles will be compred with the reference (Color Burst). The phse shift between these determines the hue. Color sturtion is implemented by the cycles mplitude. Line Blnking Color Burst Active Video Line Figure 2: One line of Video Composite Video Signl As mny s lines the video resolution includes s mny line signls must be implemented in the video composite signl. Decoding the nlog composite video signl by the ADV7183 in LLC mode It hs been discussed how the nlog composite video signl looks like. This section is dedicted to understnd the signl pth of the decoder when in CVBS mode. Just one of the two ADCs re used for conversion After the nlog signl hs pssed the ADC it goes into luminnce pth to seprte the luminnce informtion. Also, it goes into chrominnce pth to seprte the chrominnce informtion. In the luminnce pth the 10-bit dt from the ADC is pplied to n ntilising low pss filter tht is designed to bnd-limit the input video signl such tht ntilising does not occur. In CVBS mode notch filter must be used to remove the unwnted chrominnce dt tht lies round the subcrrier. The next step is peking filter. This filter offers shrpness function on the luminnce pth. The dt is then pssed through resmpler to correct for linelength vritions in the input video. The resmpler is designed to lwys output 720 pixels per line. In the chrominnce pth the 10-bit dt from the ADC is first demodulted s it is chieved by multiplying the loclly generted qudrture subcrrier, where the sign of the cos subcrrier is inverted from line to line ccording to the PAL switch. The low pss filter is pplied to remove components t twice the subcrrier frequency. The chrominnce dt is then pssed through n bnd-pss filter to remove unwnted luminnce dt. After shping filter is pplied the dt is pssed through resmpler to correct for line length vritions in the input video. It lwys outputs 720 pixels per line. The output formtter block does tke the luminnce nd chrominnce dt nd put it in the order s it is shown in Figure 3. Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 3 of 12

4 As is cn be seen the ctul video dt hs been embedded in the dt block (Active Video). Active video dt is seprted by blnking nd synchroniztion. Due to the ITU-656 recommendtion it lwys begins nd ends with the premble ( FF DA FF C7 ). Figure 13 shows video strem blnking nd the premble included. Alterntively, the synchroniztion vlues embedded in the dt strem cn lso be provided with the help of externl lines pins. Figure 3 show such lines DV, VREF, HREF. Even Field Odd Field Line 1 Line 2.. Lst Line Line 1 Line 2.. Lst Line Blnk CVBS 16-bit BUS HREF Video Blnk Video Blnk Video Blnk Video Blnk Video Blnk DV VREF t Figure 3: Anlog input nd digitl output of n video decoder Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 4 of 12

5 Asynchronous Interfce of the ADSP-BF535 The processors synchronous interfce is used to receive the video dt. 32-bit dt cn be fetched in mnner it is shown in Figure 4. DMA is set up to red 32x32-bit dt words (shown s Chnnel 2, the /ARE signl). However, the DMA chnnel cn be progrmmed to mximum number of 64k words. The gp between these 32 words is required for loding the next DMA descriptor. Chnnel 2 Figure 4: ADSP-BF535 Asynchronous Timing As mentioned in the ADSP-BF535 Blckfin Hrdwre Reference Mnul fter red cycle is initited the Async Memory Select line (/AMSx), Async Output Enble line (/AOE) nd the Async Red Enble line (/ARE) become sserted. After multicycle Red Access dely (Configured by the Async Interfce Bnk Control Register), the /ARE pin normlly de-ssert to complete the red opertion. As the processors externl memory mp is split into four bnks of synchronous memory regions there re four seprte select lines AMS[3:0] dedicted to ech memory bnk. The timing is equivlent to the red enble line /ARE unless dditionl hold cycles re inserted. The /AMSx lines cn be tken to ct s chip select CS to different devices by ccessing different memory bnks. Due to the rchitecture of the ADSP-BF535, DMA-controlled dt downlod is somewht non-intuitive. Ech DMA dt trnsfer is split into bursts of eight red ccesses. After the burst, gp ppers becuse of internl bus ctivity. Figure 5 illustrtes this. As shown below the first Figure 5: ADSP-BF535 DMA Red Bursts Becuse of ech DMA trnsfer is split into bursts of eight ccesses (in this configurtion, four bursts per DMA execution) the understnding of this behvior is crucil for developing proper DMA interfce. Figure 6 zooms into one of these burst ptterns to nlyze how mny cycles re tken for ech ccess. Figure 6: ADSP-BF535 DMA Red Accesses Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 5 of 12

6 The peripherl clock SCLK is displyed in chnnel 1 nd chnnel 2 shows the /ARE pin. After eight red strobes re done nine extr SCLK cycles re tken to plce the dt into internl memory. Interfce the ADSP-BF535 into the ADV7183 The ADSP-BF535 synchronous interfce is configured to mke full use of its 32-bit externl memory interfce, in order to gin mximum throughput. As the ADV7183 is configured to run in 16-bit LLC synchronous mode its output does not meet the timing requirements of the processors synchronous interfce in more thn one topic. 1. The 16-bit bus must be extended to gin mximum throughput over the 32-bit bus. 2. As discussed in the chpter before, due to the descriptor relod the processor is not ble to receive dt while it is in the reloding process. Dt of the ADV7183 would get lost without the use of ny hold mechnism. 3. SDRAM could never be ccessed without the use of externl buffers s long s the video decoder trnsfers dt sequentilly (Dt/Address busses re multiplexed). 4. Without ny logic ctive video dt s well s control informtion s Blnking embedded in the dt would be received. Although, the control informtion s re not needed it would be trnsferred nd wste memory spce. All these topics hs been tken to design n interfce tht serves these. In this ppliction exmple the decision ws mde to tke FIFOs of IDT. The IDT72V06 is dul port FIFO memory tht opertes t power supply voltge between 3.0V nd 3.6V. It lods nd empties dt on first-in/first-out bsis. It uses Full, Hlf Full nd Empty flgs to prevent dt overflow nd underflow. The reds nd writes re internlly sequentil through the use of ring pointers, with no ddress informtion required to lod nd unlod dt. Dt is toggled in nd out of the devices through the use of the Write (/W) nd Red (/R) pins. The IDT72V06 FIFO incorportes 9-bit dt pth. In order to tke it four of them must be connected in prllel to mke it comptible to the ADSP-BF bit interfce. Figure 7: Picture of the ctul ppliction Figure 7 shows the ctul ppliction. Its designed s dughter crd tht fits on the ADSP-BF535 EZ-KIT Bord. As it cn be seen on top is the ADV7183 evlution bord connected. Both bords re prt of Anlog Devices evlution environments. IDT tody offers more enhnced FIFOs s it hs been tken in this EE-Note. The chpter Design Improvements shows n lterntive prt tht fits better with less glue logic Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 6 of 12

7 As it cn be seen in Figure 8 the FIFOs re designed in between the processor nd the video decoder. Lets strt with the connections to the Blckfin ADSP-BF535. As discussed erlier the ADSP-BF535 is fitted with the 32-bit synchronous interfce. The 32-bit dt bus is linked to the FIFOs output Q[7:0]. The Asynchronous Memory Select Line 1 /AMS1 is linked to the Red Line /R of the FIFOs. Tking /AMS1 indictes tht the processors Memory Bnk 1 must be ccessed to ctivte the FIFOs. The FIFOs Hlf Full Flg /HF indictes hlf full nd the ADSP-BF535 should strt downlod to prevent dt overflow. Tht s why its connected to progrmmble flg GPIO1. A processor interrupt driven by the progrmmble flg GPIO1 strts the downlod. In generl, there is no connections of the Blckfin to the video device. It just wits until it indictes tht the FIFO must be emptied. The key point cn be found between the Video Decoder nd the DATA /AMS1 D[31:0] Q[7:0] /R /HF /W /RS P[7:0] FIFOs. Two min functions must be implemented. First: Automticlly, it should be detected the strt of the first frme otherwise the frmes cn not be reconstructed. Second: The FIFOs should not be filled with blnk dt. Blnk dt just wstes memory. The D-Flip Flop 74LV74D t the bottom of Figure 8 is designed in to detect the strt of the first frme fter power up or mnully reset ctivted by progrmmble flg. With the help of the signl VREF nd FIELD supplied by the video decoder the Dt trnsfer will be enbled t the first stge. The Dt Vlid signl DV indictes frctions of ctive video. With the help of logicl AND the DV signl nd the Flip Flop output of VREF nd FIELD defines signl tht enbles trnsfer t the second stge. P[15:0] Video Source P[15:0] ADSP- BF535 D[15:8] D[23:16] Q[7:0] /R /HF Q[7:0] /R /HF /W /RS /W /RS P[15:8] P[7:0] 74LV74D D CK0< / CLR 74LV74D 74LV08D DV LLC2 ADV 7183 GPIO 1 GPIO 2 GPIO 3 GPIO 4 GPIO 5 74LV02D < 1 D[31:24] Q[7:0] /R /HF /W /RS 4 X FIFO IDT 72V06 P[15:8] ADM 708 SAR /RESET /MR SCCB Interfce to configure the device / D CK0< CLR =1 74LV08D VREF FIELD /OE SCL SDA Figure 8: ADSP-BF535 video connection block digrm Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 7 of 12

8 To extend the 16-bit bus of the Video Decoder to become 32-bit bus comptible with the ADSP- BF535 second Flip Flop is used t the finl stge. As it cn be seen on top of Figure 8 the second Flip Flop hlf s the frequency. It links the output line to the top FIFOs write line nd links the output line / to the bottom FIFOs write line. Alterntely, the 16-bit bus will be linked to both FIFO pirs. Due to this logic the FIFOs will just be filled with video dt. Dt Downlod Procedure With regrds to the discussion bove the norml procedure to receive video dt in this system is s follows. After power up the FIFOs will be filled with dt when strt of field occurred. All this will be ignored becuse the processor is not redy to run. The first ction of the Blckfin softwre is to ssert GPIO2 in order to reset the system mnully. The progrmmble flg drives supervisory circuit effecting the Flip Flops nd FIFOs to reset. The first video field fter reset fills the FIFOs. After the FIFOs re hlf full the /HF pin will be sserted. The ssertion of /HF genertes n processors interrupt vi GPIO1. The interrupt service routine includes instructions to strt descriptor bsed DMA. The IDT72V06 includes 16k ddress spce so tht the /HF pin sserts fter it hs been filled with 8k of dt. To prevent memory underflow the mximum number of DMA trnsfers must be limited to 8k. When the DMA trnsfer is finished the next descriptor will be loded utomticlly but the trnsfer will not continue. The dt lredy received cn be processed. As soon s the FIFOs indicte been hlf full gin the next DMA trnsfer is ctivted. LLC2 VDt Y[7:0] /MLW /MHW DV VREF Field /Reset FF Strt Figure 9: ADV7183 output nd video system timing This process repets s long s it is not turned off by softwre. Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 8 of 12

9 In generl DMA engine is designed to trnsmit dt independently of core ctivities. While the first portion of dt will be processed the next portion cn be received without interrupting the core. Figure 9 shows the timing from ADV7183 to the FIFOs. After RESET hs been de-sserted VREF will ssert t the beginning of the next field. The pin DV will remin de-sserted s long s just blnking goes over the bus. At the beginning of the first visul line (ctive video) DV will ssert nd remin sserted while ctive video is trnsmitted in the ctul line. At the end of the line DV will de-ssert nd remin until the next visul line. While DV remins sserted lterntively the FIFOs gets filled triggered by the top Flip Flop (/MLW nd /MHW). As its output nd inverted output re tken ( nd /) the top FF expends the 16-bit bus to n 32- bit bus. Design Performnce. As in the chpter Interfce the ADSP-BF535 into the ADV7183 covered the SDRAM could never be ccessed if the bus would be tken for the video downlod lredy. Due to the fct tht the Blckfin Processor empties the FIFO much fster thn it is filled by the video decoder the bus remin idle in between. Figure 10 (chnnel 1) shows blocks of memory strobes (/AMS1). If the processors peripherl clock (SCLK) runs t 120MHz nd the externl port is set to run t mximum speed it tkes 400µs to downlod 8k words (32-bit). After ech downlod the bus remins in idle. Chnnel 2 of Figure 10 shows signl pek triggered by the hlf full flg of the FIFOs. Tht results in Blckfin processor interrupt which strts the next DMA trnsmission. From the end of trnsmission one to trnsmission two tkes 1.04ms.This is left for SDRAM or ny other ccess vi the externl port. Figure 10: ADSP-BF535 performnce test result Design Improvements Tody s FIFOs re much more enhnced thn the one tken for this project. The min resons for tken the IDT72V06 ws the vilbility s well s the pckge size. The IDT72V06 is vilble in PLCC pckge insted of the IDT72T36105 discussed below. However, the next IDT genertion of FIFOs like the IDT72T36105 provides bus widths up to 36 bits in single chip. It supports fetures like synchronous nd synchronous timing, retrnsmit, progrmmble lmost full nd empty flgs, bus mtching These chips provide lot of functionlities tht decrese the number of externl logic required. Asynchronous vs. Synchronous Timing: The device cn be progrmmed to meet the synchronous timing s it is required for Blckfin s well s synchronous timing required for the video device. Retrnsmit: Allows to trnsmit the dt stored mny times. Progrmmble lmost full/empty flgs: A progrmmble threshold of certin level when the pin sserts. As mentioned before tking the hlf full flg wstes lot of memory. A Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 9 of 12

10 cheper chip with less memory could be chosen if the lmost full fg is progrmmble. Bus Mtching: The input bus of the FIFO cn be limited to 18 bits while the output keeps the width of 36. This wy the device collects 18 bit words nd pcks it to be 36 bit words. No glue logic is required for ltertion. Figure 11 shows schemtic tht includes such device. This schemtic is just recommendtion but hs never been tested on hrdwre. DATA D[31:0] FIFO IDT 72T36105 D[31:0] Q[15:0] P[15:0] P[15:0] /AMS1 /RD /WEN DV GPIO 1 /PAF GPIO 2 /REN WCLK 74LV08D LLC2 /PRS 74LV74D ADSP- BF535 / D CK0< CLR =1 ADV 7183 GPIO 3 GPIO 4 ADM 708 SAR /RESET /MR 74LV08D VREF FIELD /OE GPIO 5 GPIO 6 SCCB Interfce to configure the device SCL SDA Figure 11: Enhnced ADSP-BF535 video connection block digrm Conclusion This note should hve given n ide on how to connect devices like the ADV7183 video decoder to the ADSP-BF535. It hs been discussed the processors behvior of the externl port (EBIU) especilly in combintion with DMA trnsfers. A stndrd video source (ADV7183), the digitl signl obtined from nd the wy it cn be implemented in the video signl chin hs been covered. Furthermore the glue logic required nd the connections to such devices. Derivtes s such s the ADSP-BF533 will be equipped with interfces (PPI) tht fit glueless to this sort of video devices. Additionlly, the PPI interfce will include fetures like ITU-656/601 support. The dt strem will be investigted by the PPI nd optionlly skip blnking, skip even or odd smples to select bw/color smples or skip field 1 or 2. Also, externl sync signls re supported (HSYNC/VSYNC). Future processors will hve even more support s such s on-fly seprtion of luminnce nd chrominnce vlues, windowing of n re of interest, re-smpling 4:4:4>4:2:2, RGB/YUV conversion, down smpling or up smpling. Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 10 of 12

11 For lower speed devices it is referred to the note EE-181. EE-181 is dedicte to show how single chip CIF cmers cn be connected to the ADSP-BF535. Such cmers supply n output clock of bout 8MHz. ADSP-BF531/532/533 Support The ADSP-BF531/532/533 is lredy equipped with PPI Interfce. The use of ny glue logic is not necessry. Due to the fct tht the PPI is hlf duplex bi-directionl port it is not cpble for multiple video devices. But if for ny reson two PPI interfces re required the 16-bit externl port of the ADSP-BF531/532/533 cn lso be tken s it is done in this note to mke second PPI. Figure 12 shows this. With the help of just two FIFOs nd nerly the sme logic the ADV7183 cn lso be connected to the ADSP- BF531/532/533 externl port. The ADSP-BF531/532/533 does not show the sme behvior s the ADSP- BF535 on the externl port due to design chnges. The gps re not existing nymore. Plese see the Hrdwre Reference Mnul DATA /AMS1 D[15:0] Q[7:0] /R /HF /W /RS P[7:0] P[15:0] 2 X 74LV08D P[15:0] ADSP- BF535 D[15:8] Q[7:0] /R /HF /W /RS 2 X FIFO IDT 72V06 P[15:8] 74LV74D LLC2 DV ADV 7183 GPIO 1 GPIO 2 GPIO 3 GPIO 4 GPIO 5 ADM 708 SAR /RESET /MR SCCB Interfce to configure the device / D CK0< CLR =1 74LV08D VREF FIELD /OE SCL SDA Figure 12: ADSP-BF533 video connection block digrm Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 11 of 12

12 Premble = FF DA Premble = FF C7 Blnking Active Video Dt Figure 13: ITU-656 Digitl Video Dt Strem References [1] IDT 72V06 Dtsheet, August 2001 Integrted Device Technology Inc [2] IDT72T36105 Dtsheet, June 2002 Integrted Device Technology Inc [3] ADV7183 Dtsheet, Rev 0, Anlog Devices Inc [4] ADSP-BF535 Dtsheet, Rev PrC, Anlog Devices Inc [5] ADSP-BF535 Blckfin Processor Hrdwre Reference Mnul, Second Edition, Mrch 2003 [6] Video Demystified by Keith Jck, Third Edition, 2001 Document History Version September 01, 2003 by T. Lorenzen. Description Initil Relese Interfcing the ADSP-BF535/ADSP-BF533 Blckfin Processor to NTSC/PAL video decoder over the synchronous port (EE-203) Pge 12 of 12

GRABLINKTM. FullTM. - DualBaseTM. - BaseTM. GRABLINK Full TM. GRABLINK DualBase TM. GRABLINK Base TM

GRABLINKTM. FullTM. - DualBaseTM. - BaseTM. GRABLINK Full TM. GRABLINK DualBase TM. GRABLINK Base TM GRLINKTM FullTM - DulseTM - setm Full-Fetured se, Medium nd Full Cmer Link Frme Grbbers GRLINK Full TM GRLINK Dulse TM GRLINK se TM www.euresys.com info@euresys.com Copyright 011 Euresys s.. elgium. Euresys

More information

CPE 200L LABORATORY 2: DIGITAL LOGIC CIRCUITS BREADBOARD IMPLEMENTATION UNIVERSITY OF NEVADA, LAS VEGAS GOALS:

CPE 200L LABORATORY 2: DIGITAL LOGIC CIRCUITS BREADBOARD IMPLEMENTATION UNIVERSITY OF NEVADA, LAS VEGAS GOALS: CPE 200L LABORATORY 2: DIGITAL LOGIC CIRCUITS BREADBOARD IMPLEMENTATION DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING UNIVERSITY OF NEVADA, LAS VEGAS GOALS: In this l, the sic logic circuits will e

More information

Chapter 1: Introduction

Chapter 1: Introduction Chpter : Introduction Slides to ccompny the textbook, First Edition, by, John Wiley nd Sons Publishers, 7. http://www.ddvhid.com Copyright 7 Instructors of courses requiring Vhid's textbook (published

More information

Application Support. Product Information. Omron STI. Support Engineers are available at our USA headquarters from

Application Support. Product Information. Omron STI. Support Engineers are available at our USA headquarters from Omron STI Appliction Support Thnk you for your interest in Omron STI products. Plese contct Omron STI with your ppliction questions. Support Engineers re vilble t our U hedqurters from 4:00.m. until 5:00

More information

ECE 274 Digital Logic. Digital Design. Datapath Components Registers. Datapath Components Register with Parallel Load

ECE 274 Digital Logic. Digital Design. Datapath Components Registers. Datapath Components Register with Parallel Load ECE 274 igitl Logic Multifunction Registers igitl esign 4. 4.2 igitl esign Chpter 4: Slides to ccompny the textbook igitl esign, First Edition, by Frnk Vhid, John Wiley nd Sons Publishers, 27. http://www.ddvhid.com

More information

Introduction. APPLICATION NOTE 712 DS80C400 Ethernet Drivers. Jun 06, 2003

Introduction. APPLICATION NOTE 712 DS80C400 Ethernet Drivers. Jun 06, 2003 Mxim > Design Support > Technicl Documents > Appliction Notes > Microcontrollers > APP 712 Keywords: DS80C400, ethernet drivers, ethernet controller, TCP/IP router, source code, MII, MAC, PHY, ethernet

More information

Safety Relay Unit G9SB

Safety Relay Unit G9SB Sfety Rely Unit CSM DS_E_4_1 Ultr Slim Sfety Rely Unit Models of width 17.5 mm vilble with 2 or 3 poles. Models of width 22.5 mm with 3 poles lso vilble. Conforms to EN stndrds. (TÜV pprovl) DIN trck mounting

More information

ECE 274 Digital Logic. Digital Design. Sequential Logic Design Controller Design: Laser Timer Example

ECE 274 Digital Logic. Digital Design. Sequential Logic Design Controller Design: Laser Timer Example ECE 274 Digitl Logic Sequentil Logic Design Sequentil Logic Design Process Digitl Design 3.4 3.5 Digitl Design Chpter 3: Sequentil Logic Design -- Controllers Slides to ccompny the tetook Digitl Design,

More information

Contents. English. English. Your remote control 2

Contents. English. English. Your remote control 2 English Contents Your remote control 2 Instlltion Preprtion 3 Connect your computer 4 Switch on 5 Select your enu lnguge 5 Serch for nd Store chnnels Automtic instlltion 7 nul instlltion 8 Reshuffle the

More information

The Official IDENTITY SYSTEM. A Manual Concerning Graphic Standards and Proper Implementation. As developed and established by the

The Official IDENTITY SYSTEM. A Manual Concerning Graphic Standards and Proper Implementation. As developed and established by the The Officil ISKCON IDENTITY SYSTEM A Mnul Concerning Grphic Stndrds nd Proper Implementtion As developed nd estlished y the COMMUNICATIONS DEPARTMENT of the INTERNATIONAL SOCIETY FOR KRISHNA CONSCIOUSNESS

More information

ARCHITECTURAL CONSIDERATION OF TOPS-DSP FOR VIDEO PROCESSING. Takao Nishitani. Tokyo Metropolitan University

ARCHITECTURAL CONSIDERATION OF TOPS-DSP FOR VIDEO PROCESSING. Takao Nishitani. Tokyo Metropolitan University ARCHITECTURAL CONSIDERATION OF TOPS-DSP FOR VIDEO PROCESSING Tko Nishitni Tokyo Metropolitn University nishitni@eei.metro-u.c.jp ABSTRACT Possible DSP chip rchitecture with Ter-Opertions-Per - Second processing

More information

Chapter 3: Sequential Logic Design -- Controllers

Chapter 3: Sequential Logic Design -- Controllers Chpter 3: Sequentil Logic Design -- Controllers Slides to ccompny the textbook, First Edition, by, John Wiley nd Sons Publishers, 27. http://www.ddvhid.com Copyright 27 Instructors of courses requiring

More information

Chapter 5. Synchronous Sequential Logic. Outlines

Chapter 5. Synchronous Sequential Logic. Outlines Chpter 5 Synchronous Sequentil Logic Outlines Sequentil Circuits Ltches Flip-Flops Anlysis of Clocke Sequentil Circuits Stte Reuction n Assignment Design Proceure 2 5. Sequentil Circuits Sequentil circuits

More information

Safety Relay Unit G9SB

Safety Relay Unit G9SB Sfety Rely Unit CSM DS_E_6_1 Ultr Slim Sfety Rely Unit Models of width 17.5 mm vilble with 2 or 3 poles. Models of width 22.5 mm with 3 poles lso vilble. Conforms to EN stndrds. (TÜV pprovl) DIN trck mounting

More information

INPUT CAPTURE WITH ST62 16-BIT AUTO-RELOAD TIMER

INPUT CAPTURE WITH ST62 16-BIT AUTO-RELOAD TIMER APPLICATION NOTE INPUT CAPTURE WITH ST62 -BIT AUTO-RELOAD TIMER by -bit Micro Appliction Tem 1 INTRODUCTION This note presents how to use the ST62 -bit Auto-Relod Timer (ARTimer) to mesure durtions or

More information

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 28. Setting Up the Projector 15

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 28. Setting Up the Projector 15 User's Guide Contents 2 Nottions Used in This Guide 6 Introduction to Your Projector 7 Projector Prts nd Functions... 8 Projector Prts - Front/Side... 8 Projector Prts - Top/Side... 9 Projector Prts -

More information

A New Concept of Providing Telemetry Data in Real Time

A New Concept of Providing Telemetry Data in Real Time The Spce Congress Proceedings 1967 (4th) Spce Congress Proceedings Apr 3rd, 12: AM A New Concept of Providing Telemetry Dt in Rel Time John M. Bllock Pn Americn World Airwys, GMRD, Ptrick Air Force Bse,

More information

Section 14 Parallel Peripheral Interface (PPI)

Section 14 Parallel Peripheral Interface (PPI) Section 14 Parallel Peripheral Interface (PPI) 14-1 a ADSP-BF533 Block Diagram Core Timer 64 L1 Instruction Memory Performance Monitor JTAG/ Debug Core Processor LD 32 LD1 32 L1 Data Memory SD32 DMA Mastered

More information

Corporate Logo Guidelines

Corporate Logo Guidelines Corporte Logo Guidelines The llpy logo Inspirtion The logo is inspired by llpy s commitment to the world of secure nd complete pyment services. The solid circle surrounding the nme represents bullet proof

More information

The World Leader in High Performance Signal Processing Solutions. Section 15. Parallel Peripheral Interface (PPI)

The World Leader in High Performance Signal Processing Solutions. Section 15. Parallel Peripheral Interface (PPI) The World Leader in High Performance Signal Processing Solutions Section 5 Parallel Peripheral Interface (PPI) L Core Timer 64 Performance Core Monitor Processor ADSP-BF533 Block Diagram Instruction Memory

More information

Parallel Peripheral Interface (PPI)

Parallel Peripheral Interface (PPI) The World Leader in High Performance Signal Processing Solutions Parallel Peripheral Interface (PPI) Support Email: china.dsp@analog.com ADSP-BF533 Block Diagram Core Timer 64 L1 Instruction Memory Performance

More information

Notations Used in This Guide

Notations Used in This Guide User's Guide Nottions Used in This Guide Sfety indictions The documenttion nd the projector use grphicl symbols to show how to use the projector sfely. The indictions nd their mening re s follows. Mke

More information

VISUAL IDENTITY GUIDE

VISUAL IDENTITY GUIDE VISUAL IDENTITY GUIDE contents Bsic Section Visul Identity System Bsic Prt Appliction Section Visul Identity System Appliction Prt 1.1 Logo System Design 1.1.1 Stndrd Color Grphics of The Logo 1.1.2 Stndrd

More information

Explosion protected add-on thermostat

Explosion protected add-on thermostat Dt Sheet 605051 Pge 1/7 Explosion protected dd-on thermostt ATH-EXx type series Prticulrities 10 A contct rting cn be directly fitted in zone 1, 2, 21 nd 22 optionl -50 C used Control rnges from -20 to

More information

Outline. Circuits & Layout. CMOS VLSI Design

Outline. Circuits & Layout. CMOS VLSI Design CMO VLI esign Circuits & Lyout Outline Brief History CMO Gte esign Pss Trnsistors CMO Ltches & Flip-Flops tndrd Cell Lyouts tick igrms lide 2 Brief History 958: First integrted circuit Flip-flop using

More information

CPSC 121: Models of Computation Lab #2: Building Circuits

CPSC 121: Models of Computation Lab #2: Building Circuits CSC 121: Models of Computti L #2: Building Circuits Ojectives In this l, ou will get more eperience with phsicl logic circuits using The Mgic Bo. You will lso get our first eposure to Logisim, tool for

More information

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 29. Setting Up the Projector 16

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 29. Setting Up the Projector 16 User's Guide Contents 2 Nottions Used in This Guide 6 Introduction to Your Projector 7 Projector Fetures... 8 Quick nd Esy Setup... 8 Esy Wireless Projection... 8 Flexible Connectivity... 9 Connect with

More information

LCD Data Projector VPL-S500U/S500E/S500M

LCD Data Projector VPL-S500U/S500E/S500M LCD Dt Projector VPL-S500U/S500E/S500M Sony presents to you... In tody s world it is esy to crete n impctful nd colorful presenttion full of chrts grphics video clips nd nimtions. To deliver these effective

More information

WE SERIES DIRECTIONAL CONTROL VALVES

WE SERIES DIRECTIONAL CONTROL VALVES WE SERIES DIRECTIONL CONTROL VLVES ISO4401 Size 03 ulletin 80340- DESIGNTION PGE Fetures nd Generl Description 3 Specifictions 4 Operting Limits 5 Tle of Contents Performnce Dt 6 Stndrd Models 7-8 Dimensions

More information

Lecture 3: Circuits & Layout

Lecture 3: Circuits & Layout Lecture 3: Circuits & Lyout Slides courtesy of eming Chen Slides sed on the initil set from vid Hrris CMOS VLSI esign Outline CMOS Gte esign Pss Trnsistors CMOS Ltches & Flip-Flops Stndrd Cell Lyouts Stick

More information

lookbook Higher Education

lookbook Higher Education Higher Eduction Higher Eduction Introduction Your digitl signge success hinges on creting unique nd integrted cmpus experience for students, fculty, lumni nd visitors. The ever-expnding rnge of solutions

More information

SeSSION 9. This session is adapted from the work of Dr.Gary O Reilly, UCD. Session 9 Thinking Straight Page 1

SeSSION 9. This session is adapted from the work of Dr.Gary O Reilly, UCD. Session 9 Thinking Straight Page 1 G N I K N I THmily TrHeeT FSTRAIG SeSSION 9 This session is dpted from the work of Dr.Gry O Reilly, UCD Session 9 Thinking Stright Pge 1 Lerning Objectives ful thinking tht To look t how we cn spot unhelp

More information

Pro Series White Toner and Neon Range

Pro Series White Toner and Neon Range WHEN YOU REGISTER YOUR PRODUCT Pro Series White Toner nd Neon Rnge Discover New Dimension in Colour printing for grment decortion, signge nd design Pro7411WT White Toner (CMYW) A4 printer Pro8432WT White

More information

Panel-mounted Thermostats

Panel-mounted Thermostats sles@jumo.co.uk info.us@jumo.net Dt Sheet 602010 Pge 1/7 Pnel-mounted Thermostts ETH Series Specil fetures Version ccording to DIN EN 14597 Pressure Equipment Directive 97/23/EC Brief description Pnel-mounted

More information

lookbook Transportation - Airports

lookbook Transportation - Airports Trnsporttion - Airports Trnsporttion - Airports Introduction By using digitl signge for generl informtion, wyfinding, lerts nd dvertising in key loctions, irports cn elevte their brnd imge nd provide experiences

More information

Before Reading. Introduce Everyday Words. Use the following steps to introduce students to Nature Walk.

Before Reading. Introduce Everyday Words. Use the following steps to introduce students to Nature Walk. Nture Wlk Objectives 15 Before Reding Demonstrte understnding of the orgniztion nd bsic fetures of print Recognize nd red grde-pproprite irregulrly spelled words Red on-level text orlly with ccurcy pproprite

More information

LCD VIDEO MONITOR PVM-L1700. OPERATION MANUAL [English] 1st Edition (Revised 2)

LCD VIDEO MONITOR PVM-L1700. OPERATION MANUAL [English] 1st Edition (Revised 2) LCD VIDEO MONITOR PVM-L1700 OPERATION MANUAL [English] 1st Edition (Revised 2) efore operting the unit, plese red this mnul thoroughly nd retin it for future reference. Importnt Sfety Instructions Red

More information

CMST 220 PUBLIC SPEAKING

CMST 220 PUBLIC SPEAKING CMST 220 PUBLIC SPEKING RED G. METZGER, INSTRUCTOR OICE: RINIER 213 PHONE: 253-964-6659 fmetzger@pierce.ctc.edu O V E R V I E W PUBLIC SPEKING IS N OPPORTUNITY TO LOOK GOOD IN RONT O PEOPLE. LL YOUR LIE

More information

Notations Used in This Guide

Notations Used in This Guide User's Guide Nottions Used in This Guide Sfety indictions The documenttion nd the projector use grphicl symbols to show how to use the projector sfely. Plese understnd nd respect these cution symbols in

More information

DIGITAL EFFECTS MODULE OWNER'S MANUAL

DIGITAL EFFECTS MODULE OWNER'S MANUAL DIGITL EFFECTS MODULE OWNER'S MNUL Introduction Thnk you for purchsing the DEP (bbrev For: Digitl Effects Processor) To tke full dvntge of the DEP's functions, nd to enjoy long nd trouble-free use, plese

More information

PIRELLI BRANDBOOK 4. IDENTITY DESIGN

PIRELLI BRANDBOOK 4. IDENTITY DESIGN PIRELLI BRANDBOOK 4. IDENTITY DESIGN 4.01 LOGOTYPE 4.01 The PIRELLI logotype The logotype is one of the most importnt elements of PIRELLI s visul identity. The logotype consists of the lettering PIRELLI

More information

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 30. Setting Up the Projector 17

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 30. Setting Up the Projector 17 User's Guide Contents 2 Nottions Used in This Guide 6 Introduction to Your Projector 7 Projector Fetures... 8 Quick nd Esy Setup... 8 Esy Wireless Projection... 8 Flexible Connectivity... 9 Connect with

More information

Homework 1. Homework 1: Measure T CK-Q delay

Homework 1. Homework 1: Measure T CK-Q delay Homework Find the followin for 3nm, 9nm, 65nm nd 45nm, 32nm, 22nm MO technoloies Effective chnnel lenth Equivlent nd physicl oxide thickness upply volte (Vdd) rw the lyout for the followin Flip-Flop (use

More information

Your KIM. characters, along with a fancy. includes scrolling, erase to end of screen, full motions, and the usual goodies. The

Your KIM. characters, along with a fancy. includes scrolling, erase to end of screen, full motions, and the usual goodies. The Don Lncster SYNERGETCS A TVT For Your KM... t price you won't believe Here is the gret hppening in TVT technology you hve long been witing for. Tke smll, single-sided PC crd with SX integrted circuits

More information

Sequencer devices. Philips Semiconductors Programmable Logic Devices

Sequencer devices. Philips Semiconductors Programmable Logic Devices hilips emiconductors rogrmmle Logic Devices equencer devices INTODUTION Ten yers go, in their serch for strightforwrd solution to complex sequentil prolems, hilips emiconductors originted rogrmmle Logic

More information

Contents 2. Notations Used in This Guide 7. Introduction to Your Projector 8. Using Basic Projector Features 34. Setting Up the Projector 17

Contents 2. Notations Used in This Guide 7. Introduction to Your Projector 8. Using Basic Projector Features 34. Setting Up the Projector 17 User's Guide Contents 2 Nottions Used in This Guide 7 Introduction to Your Projector 8 Projector Fetures... 9 Long-life Lser Light Source... 9 Quick nd Esy Setup... 9 Esy Wireless Projection... 9 Projecting

More information

Reproducible music for 3, 4 or 5 octaves handbells or handchimes. by Tammy Waldrop. Contents. Performance Suggestions... 3

Reproducible music for 3, 4 or 5 octaves handbells or handchimes. by Tammy Waldrop. Contents. Performance Suggestions... 3 eproducible Spring ing! eproducible music for, or octves hndbells or hndchimes by Tmmy Wldrop Contents Performnce Suggestions... The Gtheing... Esily memorized, surround sound, to strt off ny event. L+

More information

ViaLiteHD RF Fibre Optic Link

ViaLiteHD RF Fibre Optic Link ViLiteHD RF Fibre Optic Link User Guide HRx-HB-7 CR3567 24/01/2017 Pulse Power & Mesurement Ltd, 65 Shrivenhm Hundred Business Prk, Wtchfield, Swindon, Wiltshire SN68TY, UK Tel +44 (0)1793 784389 Fx +44

More information

LCD VIDEO MONITOR PVM-L3200. OPERATION MANUAL [English] 1st Edition (Revised 1)

LCD VIDEO MONITOR PVM-L3200. OPERATION MANUAL [English] 1st Edition (Revised 1) LCD VIDEO MONITOR PVM-L3200 OPERATION MANUAL [English] 1st Edition (Revised 1) efore operting the unit, plese red this mnul thoroughly nd retin it for future reference. Importnt Sfety Instructions Red

More information

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 29. Setting Up the Projector 16

Contents 2. Notations Used in This Guide 6. Introduction to Your Projector 7. Using Basic Projector Features 29. Setting Up the Projector 16 User's Guide Contents 2 Nottions Used in This Guide 6 Introduction to Your Projector 7 Projector Fetures... 8 Quick nd Esy Setup... 8 Esy Wireless Projection... 8 Flexible Connectivity... 9 Connect with

More information

walking. Rhythm is one P-.bythm is as Rhythm is built into our pitch, possibly even more so. heartbeats, or as fundamental to mu-

walking. Rhythm is one P-.bythm is as Rhythm is built into our pitch, possibly even more so. heartbeats, or as fundamental to mu- Ir melody- is sung without its rhythm, it immeditely loses much of its essence. P-.bythm is s fundmentl to mu- sic s pitch, possibly even more so. Rhythm is built into our bodies s hertbets, or s the motion

More information

Pitch I. I. Lesson 1 : Staff

Pitch I. I. Lesson 1 : Staff Pitch Lesson 1 : Stff n this lesson you will lern bout the five-line stff, pitches nd notes, noteheds, scending nd descending motion, steps nd leps, ledger lines. Music is written on five-line stff: five

More information

User's Guide. Downloaded from

User's Guide. Downloaded from User's Guide Downloded from www.vndenborre.be Contents 2 Nottions Used in This Guide 6 Connecting to Composite Video Source... 26 Connecting to Externl USB Devices... 27 Introduction to Your Projector

More information

PRACTICE FINAL EXAM T T. Music Theory II (MUT 1112) w. Name: Instructor:

PRACTICE FINAL EXAM T T. Music Theory II (MUT 1112) w. Name: Instructor: Music Theory II (MUT 1112) w Nme: Instructor: PRACTICE FINAL EXAM Prt-writing (45 minutes; 40%) Complete the prtil progression below with pproprite chord symbols. (There my be more thn one correct nswer.)

More information

Avaya P460. Quick Start Guide. Important Information. Unpack the Chassis. Position the Chassis. Install the Supervisor Module and PSU

Avaya P460. Quick Start Guide. Important Information. Unpack the Chassis. Position the Chassis. Install the Supervisor Module and PSU Avy P460 Modulr Multilyer Switch Quick Strt Guide Importnt Informtion Unpck the Chssis Position the Chssis 1 2 3 Note: Refer to Importnt Informtion before strting the instlltion Instll the Supervisor Module

More information

SMOKE FRGTORY FOG AITD HAZE GE]'IERATOßS

SMOKE FRGTORY FOG AITD HAZE GE]'IERATOßS SMOKE FRGTORY FOG AITD HAZE GE]'IERATOßS lnstruction mnul Cptin D. & Cptin D. Cse t issue 1 Pge: 2v.15 Cptin D. / Cptin D. Gse Operting lmstructions lntroduction The CAPTAIN D. CASE is very powerful fog

More information

lookbook Corporate LG provides a wide-array of display options that can enhance your brand and improve communications campus-wide.

lookbook Corporate LG provides a wide-array of display options that can enhance your brand and improve communications campus-wide. LG provides wide-rry of disply options tht cn enhnce your rnd nd improve communictions cmpus-wide. Fine-Pitch Indoor Direct-View LED displys nd Video Wlls in loies cn provide rethtking cnvs for your corporte

More information

Answers to Exercise 3.3 (p. 76)

Answers to Exercise 3.3 (p. 76) Answers to Exercise 3.3 (p. 76) First of ll, check to see tht you hve weighted your dtset with the vrible WTCORRCT (see Figure 2.5 on p. 52 for how to do this). Once this hs been done, you then need to

More information

TAP 413-1: Deflecting electron beams in a magnetic field

TAP 413-1: Deflecting electron beams in a magnetic field TAP 413-1: Deflecting electron bems in mgnetic field Circulr control Mgnetic fields re often used to steer bems of chrged prticles, in situtions from teleision tube to lrge-scle prticle ccelertor. The

More information

Graduate Institute of Electronics Engineering, NTU Digital Video Recorder

Graduate Institute of Electronics Engineering, NTU Digital Video Recorder Digital Video Recorder Advisor: Prof. Andy Wu 2004/12/16 Thursday ACCESS IC LAB Specification System Architecture Outline P2 Function: Specification Record NTSC composite video Video compression/processing

More information

Day care centres (ages 3 to 5) Kindergarten (ages 4 to 5) taken part in a fire drill in her building and started to beep.

Day care centres (ages 3 to 5) Kindergarten (ages 4 to 5) taken part in a fire drill in her building and started to beep. You nd your fmily Here re eight key fire cn tke prt in sfety tips tht you should know Dy cre centres (ges 3 to 5) Kindergrten (ges 4 to 5) flsh Sty wy from hot things tht cn burn! Tell grown-up if you

More information

TAU 2013 Variation Aware Timing Analysis Contest

TAU 2013 Variation Aware Timing Analysis Contest TAU 2013 Vrition Awre Timing Anlysis Contest Debjit Sinh 1, Luís Guerr e Silv 2, Ji Wng 3, Shesh Rghunthn 4, Dileep Netrbile 5, nd Ahmed Shebit 6 1;5 IBM Systems nd Technology Group, 1 Hopewell Junction/

More information

Solutions For Live Video & Television Productions. LiveXpert is a brand OF

Solutions For Live Video & Television Productions. LiveXpert is a brand OF Solutions For Live Video & Television Productions LiveXpert is brnd OF LiveXpert NewTek Developer Network On-Air, Down to Erth! LiveXpert is rnge tools crefully selected to mke life esier for ll video

More information

Outline. Annual Sales. A Brief History. Transistor Types. Invention of the Transistor. Lecture 1: Circuits & Layout. Introduction to CMOS VLSI Design

Outline. Annual Sales. A Brief History. Transistor Types. Invention of the Transistor. Lecture 1: Circuits & Layout. Introduction to CMOS VLSI Design Introduction to MO VLI esin Lecture : ircuits & Lyout vid Hrris Outline rief History MO Gte esin Pss Trnsistors MO Ltches & Flip-Flops tndrd ell Lyouts tick irms Hrvey Mudd ollee prin lide rief History

More information

Mapping Arbitrary Logic Functions into Synchronous Embedded Memories For Area Reduction on FPGAs

Mapping Arbitrary Logic Functions into Synchronous Embedded Memories For Area Reduction on FPGAs Mpping Aritrry Logic Functions into Synchronous Emedded Memories For Are Reduction on FPGAs Gordon R. Chiu, Deshnnd P. Singh, Vlvn Mnohrrjh, nd Stephen D. Brown Toronto Technology Center, Alter Corportion

More information

Applications to Transistors

Applications to Transistors CS/EE1012 INTRODUCTION TO COMPUTER ENGINEERING SPRING 2013 LAYERED COMPUTER DESIGN 1. Introduction CS/EE1012 will study complete computer system, from pplictions to hrdwre. The study will e in systemtic,

More information

MILWAUKEE ELECTRONICS NEWS

MILWAUKEE ELECTRONICS NEWS MILWAUKEE ELECTRONICS NEWS Q2 2017 Tecte Fcility Adds SMT Line IN THIS ISSUE Len Chngeovers 2 New SC Product Mgr. 2 HDI Chllenges Solved 3 About Milwukee Electronics Milwukee Electronics designs nd mnufctures

More information

400 Series Flat Panel Monitor Arm

400 Series Flat Panel Monitor Arm 1 2 INSTALLATION MANUAL 400 Series Flt Pnel Monitor Arm Rotte Mount Double Pivot P/L USA 1-800-888-8458 1 1x A B C D 1x 75-100mm #8-32 1x 3/32" 2 3 1x 2x 1x 1/8" #10-23/8" Sterile #6-32x1/2" 4 3/16" 2x

More information

LOGOMANUAL. guidelines how to use Singing Rock logotype. Version 1.5 English. Lukáš Matěja

LOGOMANUAL. guidelines how to use Singing Rock logotype. Version 1.5 English. Lukáš Matěja LOGOMANUAL guidelines how to use Singing Rock logotype In cse of ny questions, contct our grphic designer Lukáš Mtěj +420 775 282 064 luks.mtej@singingrock.cz Version 1.5 English PRIMARY LOGOTYPE Primry

More information

What do these sentences describe? Write P for plants, A for animals or B for both next to each sentence below. They ve got roots.

What do these sentences describe? Write P for plants, A for animals or B for both next to each sentence below. They ve got roots. Unit Nture Lerning Link In this unit you will lern words nd phrses to help you tlk out the nturl world. to tell story using pictures. to write letter out dy out in the countryside. to use the Pst Simple

More information

A Proposed Keystream Generator Based on LFSRs. Adel M. Salman Baghdad College for Economics Sciences

A Proposed Keystream Generator Based on LFSRs. Adel M. Salman Baghdad College for Economics Sciences A Proposed Keystrem Genertor Bsed on LFSRs Adel M Slmn Bghdd College for Economics Sciences 1 2 2012 مجلة كلية بغداد للعلوم الاقتصادية الجامعة العدد الرابع و الثلاثون UAbstrct A strem cipher is system

More information

Train times. Monday to Sunday. Stoke-on-Trent. Crewe

Train times. Monday to Sunday. Stoke-on-Trent. Crewe Trin times Mony to Suny Services between: Derby Crewe Stoke-on-Trent 5 Vli from 22n July to 7th October 2018 This timetble replces the Est Milns Trins Trin times 5 timetble between the bove tes on this

More information

Have they bunched yet? An exploratory study of the impacts of bus bunching on dwell and running times.

Have they bunched yet? An exploratory study of the impacts of bus bunching on dwell and running times. 1 1 1 1 1 1 1 1 0 1 0 1 0 1 Hve they bunched yet? An explortory study of the impcts of bus bunching on dwell nd running times Dvid Verbich School of Urbn Plnning Fculty of Engineering McGill University

More information

Animals. Adventures in Reading: Family Literacy Bags from Reading Rockets

Animals. Adventures in Reading: Family Literacy Bags from Reading Rockets Animls Adventures in Reding: Fmily Litercy Bgs from Reding Rockets Contents: Two books one fiction, one nonfiction Prent informtion sheet Three ctivity sheets Bookmrk Prent survey ADVENTURES IN READING

More information

For public transport information phone Bus 415. Easy access on all buses. Middleton Alkrington Middleton Junction Chadderton Oldham

For public transport information phone Bus 415. Easy access on all buses. Middleton Alkrington Middleton Junction Chadderton Oldham From 23 April Minor timetble chnges to Mondy to Sturdy dytime journeys. Dytime journeys on Sundys nd public holidys re now run by Stgecoch Bus Esy ccess on ll buses Alkrington Junction Chdderton Oldhm

More information

Standards Overview (updated 7/31/17) English III Louisiana Student Standards by Collection Assessed on. Teach in Collection(s)

Standards Overview (updated 7/31/17) English III Louisiana Student Standards by Collection Assessed on. Teach in Collection(s) Stndrds Overview (updted 7/31/17) 2017-2018 English III Louisin Student Stndrds y Collection Tech in Collection(s) Stndrd Numer Wording of Stndrd 1 2 3 4 5 6 Assessed on E.O.C. Test RL.1 RL.2 RL.3 RL.4

More information

DRAFT. Vocal Music AOS 2 WB 3. Purcell: Music for a While. Section A: Musical contexts. How is this mood achieved through the following?

DRAFT. Vocal Music AOS 2 WB 3. Purcell: Music for a While. Section A: Musical contexts. How is this mood achieved through the following? Purcell: Music for While Section A: Musicl contexts Like the Bch Brndenurg Concerto No. 5 in Workook 1, this song y Henry Purcell ws composed during the Broque er. To understnd the music it is helpful

More information

Your Summer Holiday Resource Pack: English

Your Summer Holiday Resource Pack: English Messge Activity to Prents: Sheet The summer holidys re here! To help keep your child entertined, we ve put together Summer Holidy Resource Pck. It s een produced to reduce summer holidy lerning loss nd

More information

1. Connect the wall transformer to the mating connector on the Companion. Plug the transformer into a power outlet.

1. Connect the wall transformer to the mating connector on the Companion. Plug the transformer into a power outlet. I/ PUTTIG THE QRP COMPAIO O THE AIR 1. Connect the wll trnsformer to the mting connector on the Compnion. Plug the trnsformer into power outlet. 2. Plug the cord lbeled 12 VDC OUTPUT into the QRP PLUS

More information

MODELING OF BLOCK-BASED DSP SYSTEMS Dong-Ik Ko and Shuvra S. Bhattacharyya

MODELING OF BLOCK-BASED DSP SYSTEMS Dong-Ik Ko and Shuvra S. Bhattacharyya MODELING OF BLOCK-BASED DSP SYSTEMS Dong-Ik Ko nd Shuvr S. Bhttchryy Deprtment of Electricl nd Computer Engeerg, nd Institute for Advnced Computer Studies University of Mrylnd, College Prk, 20742, USA

More information

Minstruments for Analog Audio Signals

Minstruments for Analog Audio Signals Minstruments for Anlog Audio Signls Acoustilyzer Minilyzer Minirtor MiniSPL MR2 MINIRATOR Anlog Audio Signl Genertor Sine Wve, Sweeps, Noise & more Frequency Resolution to 0.01 Hz Externl Power & USB Connector

More information

Train times. Monday to Sunday

Train times. Monday to Sunday Trin times Mony to Suny Services between: Mtlock Nottinghm Derby Newrk Cstle 3 Vli from 22n July to 7th October 2018 This timetble replces the Est Milns Trins Trin times 3 timetble between the bove tes

More information

DS /211 ED SOLENOID OPERATED DIRECTIONAL CONTROL VALVE. Q max 150 l/min SERIES 12 SUBPLATE MOUNTING ISO (CETOP 05) p max 320 bar

DS /211 ED SOLENOID OPERATED DIRECTIONAL CONTROL VALVE. Q max 150 l/min SERIES 12 SUBPLATE MOUNTING ISO (CETOP 05) p max 320 bar 41 310/211 ED DS5 SOLENOID OERED DIRECIONL CONROL VLVE SULE MOUNING ISO 4401-05 (CEO 05) p mx 320 r Q mx 150 l/min MOUNING INERFCE OERING RINCILE ISO 4401-05-04-0-05 (CEO 4.2-4-05-320) 21.4 6.3 16.7 3.2

More information

92.507/1. EYR 203, 207: novaflex universal controller. Sauter Systems

92.507/1. EYR 203, 207: novaflex universal controller. Sauter Systems 92.507/1 EYR 203, 207: novflex universl controller novflex, universl controller of the EY3600 fmily, is used in HVAC control systems. The EYR 203 hs totl of 18 inputs nd 10 outputs, while the EYR 207 hs

More information

ViaLite SatComs Fibre Optic Link

ViaLite SatComs Fibre Optic Link ViLite StComs Fibre Optic Link User Mnul LRx-L-HB- 8 CR2874 14/04/11 Pulse Power & Mesurement Ltd, 65 Shrivenhm Hundred Business Prk, Wtchfield, Swindon, Wiltshire SN68TY, UK Tel +44 (0)1793 784389 Fx

More information

User's Guide. Downloaded from

User's Guide. Downloaded from User's Guide Donloded from.vndenborre.be Contents 2 Nottions Used in This Guide 6 Introduction to Your Projector 7 Projector Fetures... 8 Quick nd Esy Setup... 8 Esy Wireless Projection... 8 Flexible Connectivity...

More information

Contents. English. English

Contents. English. English Contents Instlltion Preprtion 3 Swith on 4 Selet your enu lnguge 5 Serh for nd Store hnnels Automti instlltion 6 nul instlltion 7 Reshuffle the progrmme list 9 Selet fvourite hnnels 10 Instll onfigurtion

More information

Soft Error Derating Computation in Sequential Circuits

Soft Error Derating Computation in Sequential Circuits Soft Error Derting Computtion in Sequentil Circuits Hossein Asdi Northestern University, ECE Dept. Boston, MA 02115 gsdi@ece.neu.edu Mehdi B. Thoori Northestern University, ECE Dept. Boston, MA 02115 mthoori@ece.neu.edu

More information

Autophasers and frame synchronizers COPYRIGHT 2011 AXON DIGITAL DESIGN B.V. ALL RIGHTS RESERVED

Autophasers and frame synchronizers COPYRIGHT 2011 AXON DIGITAL DESIGN B.V. ALL RIGHTS RESERVED utophasers and frame synchronizers GEP00 - HEP00 3Gb/s, HD, SD embedded domain Dolby E systems to PCM Video timing in SDI decoder with audio shuffler product application note Quad speed Upgradable to 3Gb/s

More information

Automatic Repositioning Technique for Digital Cell Based Window Comparators and Implementation within Mixed-Signal DfT Schemes

Automatic Repositioning Technique for Digital Cell Based Window Comparators and Implementation within Mixed-Signal DfT Schemes utomti Repositioning Tehnique for Digitl ell sed Window omprtors nd Implementtion within Mixed-Signl DfT Shemes D. De Venuto DEE- Politenio di ri, Itly, d.devenuto@polib.it M. J. Ohletz MI Semiondutor,

More information

LAERSKOOL RANDHART ENGLISH GRADE 5 DEMARCATION FOR EXAM PAPER 2

LAERSKOOL RANDHART ENGLISH GRADE 5 DEMARCATION FOR EXAM PAPER 2 LAERSKOOL RANDHART ENGLISH GRADE 5 DEMARCATION FOR EXAM PAPER 2 Dte: 15 Octoer 2018 Time: 2 hours Totl: 25 mrks SECTION C: ESSAY (15 MARKS) Write n essy out one of the given topics. Your essy should e

More information

lookbook Senior Living

lookbook Senior Living lyout 1 Commercil Lite Guestroom TV - 55LV340H 55 clss {54.6" digonl} Pulic Disply Mode Externl Speker Out Comptiility {Speker Sold Seprtely} IR Pss Through nd Control USB Auto Plyck+ Welcome Screen Imges

More information

Chrontel CH7015 SDTV / HDTV Encoder

Chrontel CH7015 SDTV / HDTV Encoder Chrontel Preliminary Brief Datasheet Chrontel SDTV / HDTV Encoder Features 1.0 GENERAL DESCRIPTION VGA to SDTV conversion supporting graphics resolutions up to 104x768 Analog YPrPb or YCrCb outputs for

More information

months ending June 30th 2001 Innovators in image processing

months ending June 30th 2001 Innovators in image processing 101010011010 110101101 101010011 111101110101101111 1010100 1111011101011011111011101 011111011101011011111011101 110111110111010110111 010 Six 11010 1011101 11011111011101111 11011101 months ending June

More information

TV Synchronism Generation with PIC Microcontroller

TV Synchronism Generation with PIC Microcontroller TV Synchronism Generation with PIC Microcontroller With the widespread conversion of the TV transmission and coding standards, from the early analog (NTSC, PAL, SECAM) systems to the modern digital formats

More information

Reverse Iterative Deepening for Finite-Horizon MDPs with Large Branching Factors

Reverse Iterative Deepening for Finite-Horizon MDPs with Large Branching Factors Reverse Itertive Deepening for Finite-Horizon MDPs with Lrge Brnching Fctors Andrey Kolobov Peng Di Musm Dniel S. Weld {kolobov, dipeng, musm, weld}@cs.wshington.edu Dept. of Computer Science nd Engineering

More information

Standard Databases for Recognition of Handwritten Digits, Numerical Strings, Legal Amounts, Letters and Dates in Farsi Language

Standard Databases for Recognition of Handwritten Digits, Numerical Strings, Legal Amounts, Letters and Dates in Farsi Language Stndrd Dtbses for Recognition of Hndwritten, Numericl Strings, Legl Amounts, Letters nd Dtes in Frsi Lnguge Frshid Solimnpour, Jvd Sdri, Ching Y. Suen To cite this version: Frshid Solimnpour, Jvd Sdri,

More information

PCI Express JPEG Frame Grabber Hardware Manual Model 817 Rev.E April 09

PCI Express JPEG Frame Grabber Hardware Manual Model 817 Rev.E April 09 PCI Express JPEG Frame Grabber Hardware Manual Model 817 Rev.E April 09 Table of Contents TABLE OF CONTENTS...2 LIMITED WARRANTY...3 SPECIAL HANDLING INSTRUCTIONS...4 INTRODUCTION...5 OPERATION...6 Video

More information

Pivoting Object Tracking System

Pivoting Object Tracking System Pivoting Object Tracking System [CSEE 4840 Project Design - March 2009] Damian Ancukiewicz Applied Physics and Applied Mathematics Department da2260@columbia.edu Jinglin Shen Electrical Engineering Department

More information

Synchronising Word Problem for DFAs

Synchronising Word Problem for DFAs Synchronising Word Prolem for DFAs Automt Theory nd Computility Rghunndn M. A. Deprtment of Computer Science nd Automtion Indin Institute of Science, nglore rghunndn.m@gmil.com August 26, 2011 Tle of Contents

More information