illlllllllllllilllllllllllllllllillllllllllllliilllllllllllllllllllllllllll

Similar documents
United States Patent [19] [11] Patent Number: 5,862,098. J eong [45] Date of Patent: Jan. 19, 1999

United States Patent (19)

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1

(12) United States Patent Lin et al.

(12) United States Patent

(12) United States Patent (10) Patent No.: US 8,026,969 B2

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1

(12) Patent Application Publication (10) Pub. No.: US 2004/ A1

Sept. 16, 1969 N. J. MILLER 3,467,839

USOO A United States Patent (19) 11 Patent Number: 5,822,052 Tsai (45) Date of Patent: Oct. 13, 1998

(12) United States Patent

(12) United States Patent (10) Patent No.: US 6,239,640 B1

United States Patent (19) Osman

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

(12) United States Patent

Aug. 4, 1964 N. M. LOURIE ETAL 3,143,664

(12) United States Patent

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

(12) United States Patent (10) Patent No.: US 8,736,525 B2

(12) United States Patent (10) Patent No.: US 6,885,157 B1

(12) United States Patent (10) Patent No.: US 6,865,123 B2. Lee (45) Date of Patent: Mar. 8, 2005

(51) Int. Cl... G11C 7700

(12) United States Patent

USOO A United States Patent (19) 11 Patent Number: 5,825,438 Song et al. (45) Date of Patent: Oct. 20, 1998

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1. (51) Int. Cl. CLK CK CLK2 SOUrce driver. Y Y SUs DAL h-dal -DAL

(12) United States Patent (10) Patent No.: US 7.043,750 B2. na (45) Date of Patent: May 9, 2006

2) }25 2 O TUNE IF. CHANNEL, TS i AUDIO

United States Patent (19) Mizomoto et al.

Hardware Design I Chap. 5 Memory elements

(12) United States Patent (10) Patent No.: US 8,803,770 B2. Jeong et al. (45) Date of Patent: Aug. 12, 2014

16 Stage Bi-Directional LED Sequencer

(12) United States Patent (10) Patent No.: US 7,605,794 B2

(12) United States Patent (10) Patent No.: US 6,462,508 B1. Wang et al. (45) Date of Patent: Oct. 8, 2002

III. (12) United States Patent US 6,995,345 B2. Feb. 7, (45) Date of Patent: (10) Patent No.: (75) Inventor: Timothy D. Gorbold, Scottsville, NY

(19) United States (12) Reissued Patent (10) Patent Number:

United States Patent 19

Overview of All Pixel Circuits for Active Matrix Organic Light Emitting Diode (AMOLED)

(12) United States Patent (10) Patent No.: US 6,570,802 B2

Exexex. (12) Patent Application Publication (10) Pub. No.: US 2007/ A1. (19) United States DAT. CONTS Sense signol generotor Detection

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

United States Patent (19)

Superpose the contour of the

PESIT Bangalore South Campus

Dm 200. (12) Patent Application Publication (10) Pub. No.: US 2007/ A1. (19) United States. User. (43) Pub. Date: Oct. 18, 2007.

(12) Patent Application Publication (10) Pub. No.: US 2004/ A1

A FOUR GAIN READOUT INTEGRATED CIRCUIT : FRIC 96_1

Introduction. NAND Gate Latch. Digital Logic Design 1 FLIP-FLOP. Digital Logic Design 1

DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP TECHNIQUE USED FOR LOW POWER CONSUMPTION IN CLOCKING SCHEME

Chen (45) Date of Patent: Dec. 7, (54) METHOD FOR DRIVING PASSIVE MATRIX (56) References Cited U.S. PATENT DOCUMENTS

United States Patent 19 11) 4,450,560 Conner

A NOVEL DESIGN OF COUNTER USING TSPC D FLIP-FLOP FOR HIGH PERFORMANCE AND LOW POWER VLSI DESIGN APPLICATIONS USING 45NM CMOS TECHNOLOGY

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1. (51) Int. Cl. SELECT A PLURALITY OF TIME SHIFT CHANNELS

III... III: III. III.

VLSI Design: 3) Explain the various MOSFET Capacitances & their significance. 4) Draw a CMOS Inverter. Explain its transfer characteristics

DISTRIBUTION STATEMENT A 7001Ö

CS/EE 181a 2010/11 Lecture 6

Blackmon 45) Date of Patent: Nov. 2, 1993

(12) United States Patent

Chapter 5 Flip-Flops and Related Devices

(10) Patent N0.: US 6,415,325 B1 Morrien (45) Date of Patent: Jul. 2, 2002

(12) United States Patent (10) Patent No.: US 6,275,266 B1

United States Patent (19) Stein

(12) United States Patent (10) Patent No.: US 6,373,742 B1. Kurihara et al. (45) Date of Patent: Apr. 16, 2002

o VIDEO A United States Patent (19) Garfinkle u PROCESSOR AD OR NM STORE 11 Patent Number: 5,530,754 45) Date of Patent: Jun.

lllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllllll

AM-OLED pixel circuits suitable for TFT array testing. Research Division Almaden - Austin - Beijing - Haifa - India - T. J. Watson - Tokyo - Zurich

Abstract 1. INTRODUCTION. Cheekati Sirisha, IJECS Volume 05 Issue 10 Oct., 2016 Page No Page 18532

USOO A United States Patent (19) 11 Patent Number: 5,850,807 Keeler (45) Date of Patent: Dec. 22, 1998

CAUTION: RoAD. work 7 MILEs. (12) Patent Application Publication (10) Pub. No.: US 2012/ A1. (19) United States. (43) Pub. Date: Nov.

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

(12) Patent Application Publication (10) Pub. No.: US 2016/ A1

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1

Music Electronics Finally DeMorgan's Theorem establishes two very important simplifications 3 : Multiplexers

(12) United States Patent (10) Patent No.: US 6,867,549 B2. Cok et al. (45) Date of Patent: Mar. 15, 2005

(12) United States Patent (10) Patent No.: US 8,707,080 B1

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2002/ A1

12) United States Patent 10) Patent No.: US B2

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1

DIGITAL CIRCUIT COMBINATORIAL LOGIC

CS/EE 6710 Digital VLSI Design CAD Assignment #3 Due Thursday September 21 st, 5:00pm

(12) United States Patent (10) Patent No.: US 7,733,141 B2

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) (10) Patent N0.: US 6,969,021 B1. Nibarger (45) Date of Patent: Nov. 29, 2005

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2014/ A1

PERFORMANCE ANALYSIS OF AN EFFICIENT PULSE-TRIGGERED FLIP FLOPS FOR ULTRA LOW POWER APPLICATIONS

(12) United States Patent (10) Patent N0.: US 8,296,622 B2 Shih et al. (45) Date of Patent: Oct. 23, 2012

PICOSECOND TIMING USING FAST ANALOG SAMPLING

WINTER 15 EXAMINATION Model Answer


ELEC 4609 IC DESIGN TERM PROJECT: DYNAMIC PRSG v1.2

P.Akila 1. P a g e 60

(12) United States Patent Nagashima et al.

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1

Transcription:

illlllllllllllilllllllllllllllllillllllllllllliilllllllllllllllllllllllllll USOO5614856A Unlted States Patent [19] [11] Patent Number: 5,614,856 Wilson et al. [45] Date of Patent: Mar. 25 1997 9 [54] WAVESHAPING CIRCUIT GENERATING 5,113,372 5/1992 Johnson... 365/205 Two RlslNG SLOPES FOR A SENSE 5,132,575 7/1992 Chem..... 307/530 AMPLIFIER PULLDOWN DEVICE 5,220,221 5,245,578 6/1993 Casper 9/1993 McLaury 307/530 365/203 [75] Inventors: Alan Balm J. Mendlan; Wilson, Nampa; Am Russell Sdmenfeld J. 5:305:263 4/1994 Morgan 8; ; et a1 365/190 B0186 all of Id- 5,315,187 5/1994 Cheng 327/379 ' 5,367,213 11/1994 C.. 327/56 [73] Assigneei Micron Technology, Inc" Boise, Id- 5,369,622 11/1994..... 365/233 21 A L N.2 613 681 Primary Examiner Toan Tran [ 1 pp 0 Attorney, Agent, or Firm Schwegman, Lundberg, Woess [22] Filed: Mar. 11, 1996 ner & Kluth, PA. [51] Int. Cl.6..... H03K 5/12 [57] ABSTRACT [52] US. Cl...... 327/170; 327/404 _, _ [58] Field of Search 327/170 134 A waveshaplng circuit for a sense ampli?er pulldown device 327679483 264 268 receives a standard digital signal at its input and indepen 51 5 2 55 dently creates a signal with two distinct rising slopes at its output. This unique output signal activates the sense ampli [56] References Cited?er pulldown device slowly at'?rst with the?rst rising slope then quickly saturates it with the second rising slope allow U.S. PATENT DOCUMENTS ing the sense ampli?er to accurately sense and amplify the 4 571 504 2/1986 Iwamom et 31 327,404 voltage difference between two digit lines. 510421011 8/1991 Casper et a1...... 365/205 5,063,313 11/1991 Kikuda et a1...... 327/170 9 Claims, 3 Drawing Sheets 20 INPUT 24- I H 335 DIGIT OUTPUT _> >9 a 22 28 30 34 DIG T*,J 26

U.S. Patent Mar. 25, 1997 Sheet 1 of 3 5,614,856 DIGIT m2] 010; Q3] VREF PRIOR ART 1 FIG,

U.S. Patent Mar. 25, 1997 Sheet 2 of 3 5,614,856 2o / 12 ' I r-n-in? 010w.. mew \ l I 24 l 1 Q1 Q2 : 395 I 18 1 INPUT - OUTPUT I 36 1 [5 E l I l 22 28 3o 34 L J,1 VREF 26 FIG. 2

US. Patent Mar. 25, 1997 Sheet 3 of 3 5,614,856 VCC' INPUT 0 I I I I T1 T2 T3 FIG. 3A T4 vcc' OUTPUT o I I I I T1 T2 T3 FIG. 3B T4 VEQ COMMON NODE VREF I I l I T1 T2 T5 FIG. 3C T4

1 WAVESHAPING CIRCUIT GENERATING TWO RISING SLOPES FOR A SENSE AMPLIFIER PULLDOWN DEVICE THE FIELD OF THE INVENTION The present invention relates generally to semiconductor integrated circuits and in particular the present invention relates to a waveshaping circuit for a sense ampli?er pull down device used in integrated circuit memories. BACKGROUND OF THE INVENTION Dynamic integrated circuit memory such as a random access memory (DRAM) traditionally stores data as a charge on memory cells. Each memory cell comprises a capacitor capable of holding a charge and a transistor for accessing the capacitor charge. The charge is referred to as a data bit and can be either a high voltage or a low voltage. Data can be stored in the memory cells during a write mode, and data may be retrieved from memory cells during a read mode. Data is transferred internally on signal lines which are commonly referred to as bit or digit lines. A typical DRAM is designed to have pairs of digit lines coupled to the memory cells, a single pair is commonly referred to as DIGIT and DIGIT*. The memory cell capacitors are charged or discharged through access transistors which are activated by other signal lines or word lines. The capacitance of each memory cell in an integrated circuit is very small due to the small size of capacitors used to obtain a dense population of memory cells. Therefore, the available charge is proportionally small for each memory cell. For a reliable read of the memory cell capacitor charge, the charge must be sensed and ampli?ed. A sense ampli?er is essentially a differential ampli?er designed to perform the sense and amplify operation. The sense and amplify operation involves the detection and ampli?cation of charge or the absence thereof in the memory cell capacitor. When a word line coupled to a cell access transistor transitions to a voltage that is at least one threshold voltage (Vt) above VEQ, which is also the initial value VEQ of both DIGIT and DIGIT*, the cell capacitor is discharged onto the digit line (cell-to-digit) provided that the cell capacitor is initially charged. Otherwise if the cell capacitor had no charge initially then it will be charged (DIGIT-to-cell). In either case, cell-to-digit discharge or DIGIT-to-cell charge, a differential voltage (dv) occurs between DIGIT and DIGIT*. There are several different designs and implementations of sense ampli?ers available. In one design disclosed in US. Pat. No. 5,042,011 to Casper, a sense ampli?er comprises a pair of cross-coupled transistors and a single switched pulldown transistor device designed to turn the sense ampli?er on by pulling down the common node of the sense ampli?er s transistors to a reference potential voltage (VREF). In the case of cell-to-digit discharge, DIGIT voltage VEQ is slightly increased to VEQ+dV while DIGIT* remains at VEQ resulting in DIGIT having a higher voltage than DIGIT*. When the pulldown device is acti vated, the sense ampli?er gated by DIGIT will turn on faster than the sense ampli?er gated by DIGIT*. Consequently, the transistor gated by DIGIT pulls DIGIT* from VEQ to VREF, while DIGIT remains at approximately VEQ+dV. Similarly, in the case of DIGIT-to-cell discharge, DIGIT is slightly decreased to VEQ-dV, while DIGIT* remains at VEQ. Therefore when the pulldown device is activated, 5,614,856 20 30 35 40 50 55 60 65 2 DIGIT will be pulled down to VREF, while DIGIT* remains approximately at VEQ. The pulldown device discussed above is driven by a pulldown driver consisting of a CMOS inverter. In use, when triggered by the output signal of the CMOS inverter, the pulldown device is turned on slowly, then quickly enters into saturation. Consequently, the sense ampli?er common node is pulled down slowly, then quickly. The pulldown device needs to be pulled down quickly so the sense ampli?er can perform the read of memory cell faster resulting in a faster speed of the DRAM. However, if the pulldown is too quick, the capacitive coupling between the sources and drains of the sense ampli?er transistors tends to pull both DIGIT and DIGIT* down before the common node is pulled down low enough to turn on only one of the transistors. In this case when both of the transistors are turned on, it shorts out its capacitive coupling and bounces both DIGIT and DIGIT* and thus undesirable noise occurs. Therefore the slow-quick switching method is needed to pull down the common node of the sense ampli?er. To achieve this slow quick switching method, the pulldown device must receive a signal with a slow rising edge at the output of the pulldown driver. The CMOS inverter of the pulldown driver was designed to achieved this technique. To do so, the CMOS inverter must have a p-to-n transistor size ratio of about 0.8 to create a slow rising edge. Also, the input signal to the input of the CMOS inverter must be a slow high-to-low edge rate. There is a need for an improved design for the pulldown driver. SUMMARY OF THE INVENTION The present invention is a pulldown driver or a wave shaping circuit for a sense ampli?er pulldown device. The waveshaping circuit receives a standard digital signal at its input and independently creates a signal with two distinct rising slopes at its output. This output signal turns the pulldown on slowly, then quickly so that the sense ampli?er can accurately detect the difference in voltages on DIGIT and DIGIT*. In a preferred embodiment, the waveshaping circuit com prises an input for receiving an input signal and output for providing an output signal. A pair of?eld e?ect transistors with their gates coupled between two series connected inverters are designed to create two different voltage divid ers and RC networks to produce two distinct rising slopes at the output. The resistance of the inverters and the gate capacitance of the pulldown device form an RC network. The transistors are different in size thus altering the voltage divider, consequently, changing the charge time of the gate capacitance. This results in the RC network providing two distinct rising slopes at the output signal. BRIEF DESCRIPTION OF THE DRAWINGS FIG. 1 is a prior art of a sense ampli?er and a pulldown driver associated with a memory cell. FIG. 2 is a schematic diagram describing a waveshaping circuit according to the invention. FIG. 3A-3C are timing diagrams illustrating the operation of the waveshaping circuit of FIG. 2. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS In the following detailed description of the preferred embodiments, reference is made to the accompanying draw

3 ings which form a part hereof, and in which is shown by way of illustration speci?c embodiments in which the invention may be practiced. These embodiments are described in su?icient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodi ments may be utilized and that structural, logical and elec trical changes may be made without departing from the spirit and scope of the present invention. The following detailed description is therefore, not to be taken in limiting sense, and the scope of the invention is de?ned by the appended claims. FIG. 1 illustrates a prior art n-sense ampli?er enclosed in broken line 12 having pulldown transistor Q3 coupled to pulldown driver enclosed in broken line 10 for a typical dynamic random access memory (DRAM) cell having an access transistor QA coupled between a word line, a digit line (DIGIT) and a storage capacitor C. N-sense ampli?er 12 comprises a pair of cross-coupled n-channel transistors Q1 and Q2 with the gate of each coupled to the other s drain and their sources are connected together at common node 18. The gates of transistors Q1 and Q2 are coupled to DIGIT* and DIGIT respectively. Sense ampli?er 12 also comprises a pulldown transistor Q3 with its source coupled to a reference voltage VREF, its drain coupled to a common node 18 and its gate coupled to an output 16 of pulldown driver 10. Pulldown driver 10 is a CMOS inverter having a p-channel transistor Q4 and an n-channel transistor Q5 with their drains coupled together at output 16 and their gates coupled together at an input 14. P-channel transistor Q4 is relatively weaker than n-channel transistor Q5 with a size Q4/Q5 ratio of about 0.8. In operation, assume that capacitor C contains a charge and DIGIT and DIGIT* both have the same initial voltage of VEQ. When the word line is switched from a low to high transition, capacitor C is discharged onto DIGIT through access transistor QA causing a slight increase in DIGIT voltage while DIGIT* voltage is unchanged at VEQ. At this point, DIGIT has a voltage of VEQ+dV, where dv is the increased voltage. Input 14 of pulldown driver 10 then undergoes a high to low transition, causing output 16 to begin to have a rising edge and consequently turn on pulldown Q3. At this point, pulldown Q3 is turned on slowly by the slow rising edge of output 16 because of the 0.8 size ratio of CMOS inverter of pulldown driver 10. Since pull down Q3 turns on slowly, only the sense ampli?er transistor Q2 turns on resulting in a more accurate pulldown of DIGIT*. In this case, with an initially charged capacitor C, DIGIT* will be pulled from VEQ to VREF while DIGIT remains approximately at VEQ+dV. When capacitor C ini tially contains no charge, DIGIT* remains the same at approximately VEQ while DIGIT is pulled from VEQ-dV to VREF. FIG. 2 describes an improved pulldown driver in the form of a waveshaping circuit for a sense ampli?er pulldown device. In one embodiment, a waveshaping circuit indicated generally at 20 comprises an input 22 for receiving an incoming input signal and an output 34 for providing an output signal. Waveshaping circuit 20 also comprises a pair of?eld effect transistors 24 and 26 having their drains coupled to input 22 and their sources coupled to output 34 via a conductive line 35. An inverter 28 has its input coupled to output 34 and its output coupled to the input of a second inverter 30 and the gate of transistor 24. The output of inverter 30 is also the output 34 of waveshaping circuit 20. The gate of transistor 26 is coupled to the output of inverter 32 whose input is coupled to the output of inverter 28. Transistors 24 and 26 are designed as a control device to monitor the voltage and to serve as a method for altering the 5,614,856 10 20 25 30 35 45 50 55 60 65 4 slope of the signal at output 34. Inverter 28 is designed as a switch for changing the slope of the signal at output 34. Inverter 30 is designed as a delay device. In operation, waveshaping circuit 20 receives an incom ing signal at input 22 and provides an output signal with two distinct rising slopes (dual rising edge) at output 34. This dual rising edge output provides a unique signal required to drive pulldown device 36 of sense ampli?er 12. Timing diagrams in FIGS. 3A 3C further illustrate the operation of waveshaping circuit 20 of FIG. 2. FIG. 3A shows a positive going pulse applied at input 22. FIG. 3B shows the dual rising edge pulse at output 34. And FIG. 3C shows the signal at the common node 18 of the sense ampli?er 12 of FIG. 2. Referring to FIG. 2 and FIGS. 3A 3C, a standard positive going input signal or pulse, as shown in FIG. 3A, is applied at input 22 at time T1, with transistor 26 initially 011C and transistor 24 initially on. This input signal sees a voltage divider between transistor 24 and the resistance of the n-channel device of inverter 30. The resistance of inverter 30 and the gate capacitance of pulldown device 36, and inverter 28 form an RC network. This RC network produces a?rst rising slope at output 34, which turns on pulldown device 36 slowly. Up to a point, when the output 34 reaches the switching or trip point of inverter 28, transistor 24 is turned off and transistor 26 is turned on. Transistor 26 can be sized larger than transistor 24 such that the original voltage divider is changed and decreases the charge time of the gate capacitances of pulldown device 36 and inverter 28. At this point the signal at output 34 starts to have a second rising slope at time T2. Also, inverter 30 undergoes a low to high transition and that also supplies current to charge the gate capacitance and thus pull the output signal at time T3 up to a high voltage level that quickly pulls down common node 18. When the input pulse undergoes a high to low transition at time T4, and due to the low resistance of transistor 26, output 34 immediately drops to a low potential and shuts off pulldown device 36. From a design perspective, to construct the waveshaping circuit described, device parameters are varied as desired. The point at which the slope changes can be determined by the sizing of the p-channel device of inverter 28. The?rst slope is determined by the resistance of the n-channel device of inverter 30 and transistor 24. The second slope is deter mined by the resistance of the p-channel device of inverter 28 and the sizing of transistor 26. It should be noted that in many?eld e?fect transistors, the source and drain are essentially interchangeable, and inter connections speci?ed herein should not be interpreted as solely limited to those described. In addition, certain tran sistors and devices were described as n-channel or p-channel transistors or devices. It is recognized by those skilled in the art that such transistors or devices may be switched on essentially a wholesale basis so that those described as p-channel become n-channel and those described as n chan nel become p-channel transistors or devices without depart ing from scope and spirit of the present invention. This circuit could be modi?ed to pull up a common node of a p-sense ampli?er through a pullup device. It is to be understood that the above description is intended to be illustrative, and not restrictive. Many other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to appended claims, along with the full scope of equivalents to which such claims are entitled.

5 What is claimed is: 1. A waveshaping circuit for a sense ampli?er comprising: a?rst transistor having a gate, a source and a drain; a second transistor having a gate, a source and a drain, wherein the drains of the?rst and second transistors are coupled to a?rst input to receive an input signal of the waveshaping circuit and the sources of the?rst and second transistors are coupled to a?rst output; a switching device having a second input coupled to the?rst output and the switching device having a second output coupled to the gate of the?rst transistor and a compliment of the second output coupled to the gate of the second transistor; and a delay device having a third input coupled to the gate of the?rst transistor and the delay device having a third output coupled to the?rst output to generate an output signal of the waveshaping circuit. 2. The waveshaping circuit of claim 1 wherein the size of the second transistor is larger than the size of the?rst transistor. 3. The waveshaping circuit of claim 2 wherein the switch ing device comprises an inverter having an inverter output coupled to the gate of the?rst transistor and a compliment of the inverter output coupled to the gate of the second transistor and an inverter input coupled to the?rst output. 4. The waveshaping circuit of claim 3 wherein the delay device comprises: an inverter having an inverter input coupled to the gate of the?rst transistor and an inverter output coupled to the third output; and a pulldown device coupled to the output of the inverter for providing a capacitive load. 5,614,856 6 5. The waveshaping circuit of claim 4 wherein the pull down device comprises a sense ampli?er circuit coupled to a memory device. 6. A waveshaping circuit having an input and an output coupled to a sense ampli?er, wherein the waveshaping circuit comprising: a?rst transistor having a gate, a source and a drain; a second transistor having a gate, a source and a drain, wherein the drains of the?rst and second transistors are 10 coupled to the input and the sources of the?rst and second transistors are coupled to the output; a?rst inverter having an input coupled to the waveshap ing circuit output, and an output coupled to the gate of the?rst transistor; a second inverter having an input coupled to the output of the?rst inverter, and an output coupled to the wave shaping circuit output; and a third inverter having an input coupled to the output of the?rst inverter and an output coupled to the gate of the 20 second transistor. 7. The waveshaping circuit of claim 6 wherein the size of the second transistor is larger than the size of the?rst transistor. 8. The waveshaping circuit in claim 7, wherein the?rst 25 inverter has a p-channel device and an n-channel device, the p-channel device having a relatively longer channel length with respect to the n-channel device. ' 9. The waveshaping circuit in claim 8, wherein the second inverter has an n-channel device and a p-channel device, the 30 n-channel device having a relatively longer channel length with respect to the p-channel device. * * * * >l<