Multi-project Sensor Chip Design Global Pad Placement

Similar documents
ISC0904: 1k x 1k 18µm N-on-P ROIC. Specification January 13, 2012

12-bit Wallace Tree Multiplier CMPEN 411 Final Report Matthew Poremba 5/1/2009

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

Introduction to CMOS VLSI Design (E158) Lecture 11: Decoders and Delay Estimation

Timing EECS141 EE141. EE141-Fall 2011 Digital Integrated Circuits. Pipelining. Administrative Stuff. Last Lecture. Latch-Based Clocking.

MT8812 ISO-CMOS. 8 x 12 Analog Switch Array. Features. Description. Applications

Boolean, 1s and 0s stuff: synthesis, verification, representation This is what happens in the front end of the ASIC design process

IC Mask Design. Christopher Saint Judy Saint

Report on 4-bit Counter design Report- 1, 2. Report on D- Flipflop. Course project for ECE533

Digital Electronics Lab #4 February 12, 2008

Computer Systems Architecture

A FOUR GAIN READOUT INTEGRATED CIRCUIT : FRIC 96_1

L12: Reconfigurable Logic Architectures

Discussion of New Equipment

Mimosa32: Tower CIS October 2011 submission: 4 Metal, MiM Capacitor, Quadruple Well (deep-n and deep-p wells), HR epi

Design and Simulation of a Digital CMOS Synchronous 4-bit Up-Counter with Set and Reset

Scan. This is a sample of the first 15 pages of the Scan chapter.

MT8814AP. ISO-CMOS 8 x 12 Analog Switch Array. Features. -40 to 85 C. Description. Applications

MT8806 ISO-CMOS 8x4AnalogSwitchArray

L11/12: Reconfigurable Logic Architectures

External Hardware Trigger Settings for RICOH Stereo Cameras

OFC & VLSI SIMULATION LAB MANUAL

CSE140L: Components and Design Techniques for Digital Systems Lab. CPU design and PLDs. Tajana Simunic Rosing. Source: Vahid, Katz

Cascadable 4-Bit Comparator

Sitronix ST CH Segment Driver for Dot Matrix LCD. !"Dot matrix LCD driver with two 40 channel

LM16X21A Dot Matrix LCD Unit

JRC ( JTAG Route Controller ) Data Sheet

PICOSECOND TIMING USING FAST ANALOG SAMPLING

CCD220 Back Illuminated L3Vision Sensor Electron Multiplying Adaptive Optics CCD

MT x 12 Analog Switch Array

OV µm Pixel Size Back Side Illuminated (BSI) 5 Megapixel CMOS Image Sensor

A pixel chip for tracking in ALICE and particle identification in LHCb

Specifications for Thermopilearrays HTPA8x8, HTPA16x16 and HTPA32x31 Rev.6: Fg

V6118 EM MICROELECTRONIC - MARIN SA. 2, 4 and 8 Mutiplex LCD Driver

The Alice Silicon Pixel Detector (SPD) Peter Chochula for the Alice Pixel Collaboration

64CH SEGMENT DRIVER FOR DOT MATRIX LCD

CS/EE 6710 Digital VLSI Design CAD Assignment #3 Due Thursday September 21 st, 5:00pm

NT Output LCD Segment/Common Driver NT7701. Features. General Description. Pin Configuration 1 V1.0

VLSI Design: 3) Explain the various MOSFET Capacitances & their significance. 4) Draw a CMOS Inverter. Explain its transfer characteristics

SSD1305. Advance Information. 132 x 64 Dot Matrix OLED/PLED Segment/Common Driver with Controller

TKK S ASIC-PIIRIEN SUUNNITTELU

psasic Timing Generator

Large Area, High Speed Photo-detectors Readout

DIGITAL CIRCUIT LOGIC UNIT 9: MULTIPLEXERS, DECODERS, AND PROGRAMMABLE LOGIC DEVICES

Thiscontrolerdatasheetwasdownloadedfrom htp:/ SSD1331. Advance Information

A High-Speed CMOS Image Sensor with Column-Parallel Single Capacitor CDSs and Single-slope ADCs

Reaction Game Kit MitchElectronics 2019

25.5 A Zero-Crossing Based 8b, 200MS/s Pipelined ADC

Copyright 2011 by Enoch Hwang, Ph.D. and Global Specialties. All rights reserved. Printed in Taiwan.

HMC-C078. SDLVAs. Features. Typical Applications. General Description. Functional Diagram

Developing Standard Cells for TSMC 0.25 µm Technology with MOSIS DEEP Rules

Laboratory 11. Required Components: Objectives. Introduction. Digital Displays and Logic (modified from lab text by Alciatore)

Analogue output module DAO 081

Electrical & Computer Engineering ECE 491. Introduction to VLSI. Report 1

Testing Digital Systems II

Logic Devices for Interfacing, The 8085 MPU Lecture 4

EVALUATION KIT AVAILABLE 12.5Gbps Settable Receive Equalizer +2.5V +3.3V V CC1 V CC. 30in OF FR-4 STRIPLINE OR MICROSTRIP TRANSMISSION LINE SDI+ SDI-

Complete 14-Bit, 56 MSPS Imaging Signal Processor AD9941

EN2911X: Reconfigurable Computing Topic 01: Programmable Logic. Prof. Sherief Reda School of Engineering, Brown University Fall 2014

Lecture 18 Design For Test (DFT)

ZR x1032 Digital Image Sensor

S6B CH SEGMENT DRIVER FOR DOT MATRIX LCD

ASNT8140. ASNT8140-KMC DC-23Gbps PRBS Generator with the (x 7 + x + 1) Polynomial. vee. vcc qp. vcc. vcc qn. qxorp. qxorn. vee. vcc rstn_p.

Asynchronous IC Interconnect Network Design and Implementation Using a Standard ASIC Flow

Optimization of memory based multiplication for LUT

SLG7NT4445. Reset IC with Latch and MUX. GreenPAK 2 TM. Pin Configuration

RX40_V1_0 Measurement Report F.Faccio

HMC814LC3B FREQ. MULTIPLIERS - ACTIVE - SMT. SMT GaAs MMIC x2 ACTIVE FREQUENCY MULTIPLIER, GHz OUTPUT. Features. Typical Applications

2.6 Reset Design Strategy

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous)

FMS3810/3815 Triple Video D/A Converters 3 x 8 bit, 150 Ms/s

Performance Driven Reliable Link Design for Network on Chips

ELEC 4609 IC DESIGN TERM PROJECT: DYNAMIC PRSG v1.2

CMD195. DC-20 GHz SPDT Non-reflective Switch. Features. Functional Block Diagram. Description

Features. = +25 C, Vdd = +7V, Idd = 820 ma [1]

DOGM GRAPHIC SERIES 132x32 DOTS

HVDD H1 H2 HVSS RG XV2 XV1 XSG1 XV3 XSG2 XV4

Complete 10-Bit, 25 MHz CCD Signal Processor AD9943

ECT 224: Digital Computer Fundamentals Digital Circuit Simulation & Timing Analysis

TMC3503 Triple Video D/A Converter 8 bit, 80 Msps, 5V

110 MHz 256-Word Color Palette 15-, 16-, and 24-Bit True Color Power-Down RAMDAC

ECE 372 Microcontroller Design

Low Power, 16-Bit Buffered Sigma-Delta ADC AD7790

INTRODUCTION (EE2499_Introduction.doc revised 1/1/18)

VLSI Chip Design Project TSEK06

Complete 10-Bit/12-Bit, 25 MHz CCD Signal Processor AD9943/AD9944

NT Output LCD Segment/Common Driver. Features. General Description. Pin Configuration 1 V1.0 NT7702

ADDRESSING THE CHALLENGES OF IOT DESIGN JEFF MILLER, PRODUCT MARKETING MANAGER, MENTOR GRAPHICS

EEC 116 Fall 2011 Lab #5: Pipelined 32b Adder

SR1320AD DC TO 20GHZ GAAS SP3T SWITCH

CSE140L: Components and Design Techniques for Digital Systems Lab. FSMs. Tajana Simunic Rosing. Source: Vahid, Katz

University of Pennsylvania Department of Electrical and Systems Engineering. Digital Design Laboratory. Lab8 Calculator

Adding Analog and Mixed Signal Concerns to a Digital VLSI Course

Samsung VTU11A0 Timing Controller

High Performance TFT LCD Driver ICs for Large-Size Displays

NORTHWESTERN UNIVERSITY TECHNOLOGICAL INSTITUTE

Note 5. Digital Electronic Devices

ASNT8142-KMC Generator of DC-to-23Gbps PRBS with Selectable Polynomials

Maintenance/ Discontinued

TSL3301CL LINEAR OPTICAL SENSOR ARRAY WITH ANALOG-TO-DIGITAL CONVERTER TAOS141 JULY 2011

Transcription:

Institute of Integrated Sensor Systems Dept. of Eletrical Engineering and Information Technology Multi-project Sensor Chip Design Global Pad Placement Jiawei Yang February, 2009 Prof. Dr.-Ing. Andreas König

Overview 1. Introduction Task 2. Parts of the Project Global Schematic Global layout Simulation Pins Pads selection Package Pads Placement 3. Conclusion Signal pad Power pad

Task This global task is to place the I/O pads and global pads for the Multiproject Sensor Chip.

Task

Individual Project Project 2: Designed by Abhay Project 6: Designed by Kuan Shang Project 3: Designed by Mahesh Project 4: Designed by Jiawei Yang Project 1: Designed by Juergen Hornberger Project 5: Designed by Robert Freier Project 8: Designed by Hetteries Martin (links to the ppt of each project can be added later)

Global Task Placing, Routing, global simulation: Juergen Hornberger Global decoder cells Rows/columns: Abhay Analog MUX design and layout: Mahesh Placements of I/O pads and Global pads: Jiawei Yang Source follower load placements: Robert Freier Reference voltage: Kuan Shang

Global Schematic Row Decoder P2 P6 P3 P4 P1 P5 P8 Column Decoder Reference voltage Project Select Amplifier

Layout P2 P6 P3 P4 P1 Row Decoder Amplifier Column Decoder P5 P7 Project Decoder Reference voltage

Simulation Simulation from schematic Project Selected by Project Select Decoder Project 4, input signal: 011(LSB Pbit3) Row Selected by Row Address Decoder Row 2, input signal: 00001 (LSB Rbit5) Column Selected by Column Address Decoder Column 2, input signal: 0001 (LSB Cbit4) VDD, Shutter, Reset: 3.3v IREF: 11.7uA Result

Simulation Result Project4

Simulation Result Offset voltage A(1.00001m, 1.5517v)

Simulation Result Readout Time A(1.00054m, 1.5517)

Simulation Result Project1

Simulation Result Offset voltage A(2.3m, 2.278v)

Simulation Result Readout Time A(2.30152m, 2.278v)

Result Input Output Project VDD Row Decoder Input Column Decoder Input Project Decoder Input Rest Shutter IREF Output Voltage Readout Time Project4 3.3v 00001 0001 011 3.3v 3.3v 11.7uA 1.5517v 540ns Project1 3.3v 00010 0010 000 3.3v 3.3v 11.7uA 2.278v 1520ns

Signal pad Signal pad die placement considerations: The logic located on the die that will connect to the pad. Bonding wire angles. Cross-talk between pads. The analog pad should be as close as to the analog signal. ESD considerations charge concentrates at points, like in comers of the die pads placed in the corners of the die may be more susceptible to ESD, so use VSS pads in the die corners.

Power pad Power pad die placement considerations: Don't place different power rails next to each other. Power pads should be close to fast switching outputs with high slew rates, particularly if those output pads drive large loads. The ground pad of the digital device and the Analog device should be separated ( if necessary).

Pad Placement Strategy Counts the number of pins. Conclusion the pads number and types. Select the package according to the number of pads. Considering the shape of the package and the circuit. Considering the bonding rules. Considering the distance between the pads. Considering the whole circuit structure and path delay, in order to reduce the interconnection length and circuit delay. Minimum core/chip area consumption Pad placement

Pad Selection Device Pin Name Pin used Pin type Pad select Row Select Decoder Rbit 5 digital input ISP_3B Project Select Decoder Pbit 3 digital input ISP_3B Column Select Decoder Cbit 4 digital input ISP_3B Global Shutter 1 digital input ISP_3B Global RES (reset) 1 digital input ISP_3B Global vdd! 1 VDD AVDDALLP Global gnd! 1 Ground AGNDALLP Reference Voltage IREF 1 analog input APRIO200P Project5 Vmode Vconfigure Vin0 Vin1 Vin2 Vin3 Vin4 Vin5 8 digital input BBC8P_3B Project8 Output 8 digital output BBC8P_3B

Pad Placement The total pins are 34. Project 5 and 8 can share the 8 pins by bidirectional pads. Total pads: 26 Select DIL_28 package Pad finger: 7 7 7 7 The circuit layout is rectangle Pad Placement: 4 sides, 5 5 8 8 The die area: 4436.7 x 2119.6

Pin and Pad Pin Name Pad Name Rbit1/Rbit2/Rbit3/Rbit4/Rbit5 Rbit1/Rbit2/Rbit3/Rbit4/Rbit5 Pbit1/Pbit2/Pbit3 Cbit1/Cbit2/Cbit3/Cbit4 Shutter RES (reset) vdd! gnd! IREF Vmode /Vconfigure /Vin0 /Vin1/Vin2 /Vin3 /Vin4 /Vin5 Output1/Output2/Output3/Output4/Out put5/output6/output7/output8 Pbit1/Pbit2/Pbit3 Cbit1/Cbit2/Cbit3/Cbit4 Shutter RES vdd! gnd! IREF IO1/IO2/IO3/IO4/IO5/IO6/IO7/IO8 IO1/IO2/IO3/IO4/IO5/IO6/IO7/IO8

Pad Placement Pbit2 Pbit3

Pad frame Pbit2 Pbit3

Bonding Pattern 45 degree 4.5mm

Layout Check The hot nwell error from project 3, others from the standard amplifier and the standard corner used in the project.

Conclusion The project is to place the I/O pads and global pads for the Multiproject Sensor Chip. It is no necessary in this project to separate digital ground and analog ground. In order to put the analog output as close as to the pad, reorganize the layout. Minimum the cost, project 5 and 8 share 8 bit I/O pads by using bidirectional pad.

Image Sensor Design Thank You for your attention!

Project Selection 0 1 1 Simulation

Row Selection Simulation 1 0 0 0 0

Column Selection 1 0 0 0 Simulation