All Devices Discontinued!

Similar documents
All Devices Discontinued!

All Devices Discontinued!

GAL20RA10. High-Speed Asynchronous E 2 CMOS PLD Generic Array Logic. Features. Functional Block Diagram PROGRAMMABLE AND-ARRAY (80X40) Description

SDO SDI MODE SCLK MODE

USE GAL DEVICES FOR NEW DESIGNS

PALCE26V12 Family. 28-Pin EE CMOS Versatile PAL Device DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION FINAL COM L: H-7/10/15/20 IND: H-10/15/20

PEEL 18CV8-5/-7/-10/-15/-25 CMOS Programmable Electrically Erasable Logic Device

MACH220-10/12/15/20. Lattice Semiconductor. High-Density EE CMOS Programmable Logic DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION BLOCK DIAGRAM

MACH130-15/20. Lattice/Vantis. High-Density EE CMOS Programmable Logic

UltraLogic 128-Macrocell ISR CPLD

MC54/74F568 MC54/74F569 4-BIT BIDIRECTIONAL COUNTERS (WITH 3-STATE OUTPUTS) 4-BIT BIDIRECTIONAL COUNTERS (WITH 3-STATE OUTPUTS)

74F273 Octal D-Type Flip-Flop

82C55A CHMOS PROGRAMMABLE PERIPHERAL INTERFACE

UltraLogic 128-Macrocell Flash CPLD

DP8212 DP8212M 8-Bit Input Output Port

SN54273, SN54LS273, SN74273, SN74LS273 OCTAL D-TYPE FLIP-FLOP WITH CLEAR

V6118 EM MICROELECTRONIC - MARIN SA. 2, 4 and 8 Mutiplex LCD Driver

SMPTE-259M/DVB-ASI Scrambler/Controller

INTEGRATED CIRCUITS. PZ macrocell CPLD. Product specification 1997 Feb 20 IC27 Data Handbook

INTEGRATED CIRCUITS. PZ macrocell CPLD. Product specification 1997 Mar 05 IC27 Data Handbook

74LVQ374 Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs

MC54/74F568 MC54/74F569 4-BIT BIDIRECTIONAL COUNTERS (WITH 3-STATE OUTPUTS) 4-BIT BIDIRECTIONAL COUNTERS (WITH 3-STATE OUTPUTS)

Obsolete Product(s) - Obsolete Product(s)

SN74F161A SYNCHRONOUS 4-BIT BINARY COUNTER

HCF40193B PRESETTABLE UP/DOWN COUNTERS (DUAL CLOCK WITH RESET) BINARY TYPE

Combinational vs Sequential

S6B CH SEGMENT DRIVER FOR DOT MATRIX LCD

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

Is Now Part of To learn more about ON Semiconductor, please visit our website at

64CH SEGMENT DRIVER FOR DOT MATRIX LCD

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

74F377 Octal D-Type Flip-Flop with Clock Enable

74F574 Octal D-Type Flip-Flop with 3-STATE Outputs

HCF4027B DUAL J-K MASTER SLAVE FLIP-FLOP

NT Output LCD Segment/Common Driver NT7701. Features. General Description. Pin Configuration 1 V1.0

3-Channel 8-Bit D/A Converter

MUHAMMAD NAEEM LATIF MCS 3 RD SEMESTER KHANEWAL

PLCC/LCC/JLCC CLK/IN GND I/O2 I/O3 I/O4 I/O5 VCC VCC I/O17 I/O16 I/O15 I/O14 I/O13 I/O12

HCF4054B 4 SEGMENT LIQUID CRYSTAL DISPLAY DRIVER WITH STROBED LATCH FUNCTION

ADC Peripheral in Microcontrollers. Petr Cesak, Jan Fischer, Jaroslav Roztocil

A Tour of PLDs. PLD ARCHITECTURES. [Prof.Ben-Avi]

Chapter 5 Flip-Flops and Related Devices

Octal 3-State Bus Transceivers and D Flip-Flops High-Performance Silicon-Gate CMOS

The outputs are formed by a combinational logic function of the inputs to the circuit or the values stored in the flip-flops (or both).

D Latch (Transparent Latch)

DM74LS377 Octal D-Type Flip-Flop with Common Enable and Clock

4-BIT PARALLEL-TO-SERIAL CONVERTER

DM Segment Decoder Driver Latch with Constant Current Source Outputs

ispmach 4000 Timing Model Design and Usage Guidelines

High-speed Complex Programmable Logic Device ATF750C ATF750CL

3.3V CMOS DUAL J-K FLIP-FLOP WITH SET AND RESET, POSITIVE-EDGE TRIG- GER, AND 5 VOLT TOLERANT I/O DESCRIPTION:

Chapter 6. sequential logic design. This is the beginning of the second part of this course, sequential logic.

High-speed Complex Programmable Logic Device ATF750C ATF750CL

OBSOLETE. CMOS 80 MHz Monolithic (18) Color Palette RAM-DACs ADV478/ADV471

MT8814AP. ISO-CMOS 8 x 12 Analog Switch Array. Features. -40 to 85 C. Description. Applications

NT Output LCD Segment/Common Driver. Features. General Description. Pin Configuration 1 V1.0 NT7702

Sequential logic. Circuits with feedback. How to control feedback? Sequential circuits. Timing methodologies. Basic registers

PZ5128C/PZ5128N 128 macrocell CPLD with enhanced clocking

DATASHEET HA457. Features. Applications. Ordering Information. Pinouts. 95MHz, Low Power, AV = 2, 8 x 8 Video Crosspoint Switch

Sequential Logic. E&CE 223 Digital Circuits and Systems (A. Kennings) Page 1

ADC0804C, ADC BIT ANALOG-TO-DIGITAL CONVERTERS WITH DIFFERENTIAL INPUTS

APPLICATION NOTE. XCR5128C: 128 Macrocell CPLD with Enhanced Clocking. Features. Description

MT8812 ISO-CMOS. 8 x 12 Analog Switch Array. Features. Description. Applications

MT8806 ISO-CMOS 8x4AnalogSwitchArray

Digital System Design

NT7108. Neotec Semiconductor Ltd. 新德科技股份有限公司 NT7108 LCD Driver. Copyright: NEOTEC (C)

MACH111 Family. High-Density EE CMOS Programmable Logic DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION FINAL

GS1881, GS4881, GS4981 Monolithic Video Sync Separators

NOT RECOMMENDED FOR NEW DESIGNS ( 1, 2/3) OR ( 2, 4/6) CLOCK GENERATION CHIP

cascading flip-flops for proper operation clock skew Hardware description languages and sequential logic

SDA 3302 Family. GHz PLL with I 2 C Bus and Four Chip Addresses

Chapter 7 Memory and Programmable Logic

Sequencing. Lan-Da Van ( 范倫達 ), Ph. D. Department of Computer Science National Chiao Tung University Taiwan, R.O.C. Fall,

DATASHEET EL1883. Features. Applications. Ordering Information. Demo Board. Pinout. Sync Separator with Horizontal Output. FN7010 Rev 2.

Digital Integrated Circuits EECS 312

description SCAS668A NOVEMBER 2001 REVISED MARCH 2003 Copyright 2003, Texas Instruments Incorporated

Memory elements. Topics. Memory element terminology. Variations in memory elements. Clock terminology. Memory element parameters. clock.

CDK3402/CDK bit, 100/150MSPS, Triple Video DACs

MAX11503 BUFFER. Σ +6dB BUFFER GND *REMOVE AND SHORT FOR DC-COUPLED OPERATION

Digital Logic Design Sequential Circuits. Dr. Basem ElHalawany

PART TEMP RANGE PIN-PACKAGE

MT x 12 Analog Switch Array

VU Mobile Powered by S NO Group

When the OR-array is pre-programed (fixed) and the AND-array. is programmable, you have what is known as a PAL/GAL. These are very low

DALHOUSIE UNIVERSITY Department of Electrical & Computer Engineering Digital Circuits - ECED 220. Experiment 4 - Latches and Flip-Flops

RST RST WATCHDOG TIMER N.C.


RGB Encoder For the availability of this product, please contact the sales office. VIDEO OUT Y/C MIX DELAY CLAMP

Introduction. NAND Gate Latch. Digital Logic Design 1 FLIP-FLOP. Digital Logic Design 1

1 Watt, MHz, SMT Tunable Band Pass Filter (MINI-ERF ) 1.75 x 2.40 x 0.387

LDS Channel Ultra Low Dropout LED Driver FEATURES APPLICATION DESCRIPTION TYPICAL APPLICATION CIRCUIT

Scan. This is a sample of the first 15 pages of the Scan chapter.

5-Pin μp Supervisory Circuits with Watchdog and Manual Reset MAX6316 MAX6322

Lecture 11: Sequential Circuit Design

EECS 140 Laboratory Exercise 7 PLD Programming

Synchronizing Multiple ADC08xxxx Giga-Sample ADCs

FMS3810/3815 Triple Video D/A Converters 3 x 8 bit, 150 Ms/s

PRE J. Figure 25.1a J-K flip-flop with Asynchronous Preset and Clear inputs

Sequential Logic Basics

Introduction to Sequential Circuits

Transcription:

GAL 22V Device Datasheet September 2 All Devices Discontinued! Product Change Notifications (PCNs) have been issued to discontinue all devices in this data sheet The original datasheet pages have not been modified and do not reflect those changes Please refer to the table below for reference PCN and current product status Product Line Ordering Part Number Product Status Reference PCN GAL22VD-7LP GAL22VD-7LPN PCN#9- GAL22VD-LP GAL22VD-LPN GAL22VD-5LP GAL22VD-5LPN GAL22VD-25LP GAL22VD-25LPN GAL22VD-7LP GAL22VD-7LPN PCN#3- PCN#9- GAL22VD-LP GAL22VD GAL22VD-LPN GAL22VD-5LP GAL22VD-5LPN GAL22VD-2LP GAL22VD-2LPN GAL22VD-25LP GAL22VD-25LPN GAL22VD-QP GAL22VD-QPN GAL22VD-5QP GAL22VD-5QPN GAL22VD-25QP GAL22VD-25QPN GAL22VD-LS Discontinued PCN#3- GAL22VD-5LS GAL22VD-25LS GAL22VD-LJ GAL22VD-LJN PCN#6-7 PCN#9- GAL22VD-5LJ GAL22VD-5LJN PCN#3-5555 NE Moore Ct Hillsboro, Oregon 972-62 Phone (53) 268-8 FAX (53) 268-837 nternet: http://wwwlatticesemicom

Product Line Ordering Part Number Product Status Reference PCN GAL22VD-7LJ GAL22VD-7LJN GAL22VD-LJ GAL22VD-LJN GAL22VD-5LJ GAL22VD-5LJN GAL22VD-25LJ GAL22VD-25LJN GAL22VD-7LJ PCN#3- GAL22VD-7LJN GAL22VD-LJ PCN#9- GAL22VD GAL22VD-LJN (Cont d) GAL22VD-5LJ Discontinued GAL22VD-5LJN GAL22VD-2LJ GAL22VD-2LJN GAL22VD-25LJ GAL22VD-25LJN GAL22VD-QJ PCN#3- GAL22VD-QJN GAL22VD-5QJ GAL22VD-5QJN GAL22VD-25QJ GAL22VD-25QJN 5555 NE Moore Ct Hillsboro, Oregon 972-62 Phone (53) 268-8 FAX (53) 268-837 nternet: http://wwwlatticesemicom

Features Lead-Free Package Options Available! Specifications GAL22V GAL22V High Performance E 2 CMOS PLD Generic Array Logic Functional Block Diagram HGH PERFORMANCE E 2 CMOS TECHNOLOGY ns Maximum Propagation Delay Fmax = 25 MHz 35 ns Maximum from Clock nput to Data Output UltraMOS Advanced CMOS Technology ACTVE PULL-UPS ON ALL PNS COMPATBLE WTH STANDARD 22V DEVCES Fully Function/Fuse-Map/Parametric Compatible with Bipolar and UVCMOS 22V Devices 5% to 75% REDUCTON N POWER VERSUS BPOLAR 9mA Typical cc on Low Power Device 5mA Typical cc on Quarter Power Device E 2 CELL TECHNOLOGY Reconfigurable Logic Reprogrammable Cells % Tested/% Yields High Speed Electrical Erasure (<ms) 2 Year Data Retention TEN OUTPUT LOGC MACROCELLS Maximum Flexibility for Complex Logic Designs PRELOAD AND POWER-ON RESET OF REGSTERS % Functional Testability APPLCATONS NCLUDE: DMA Control State Machine Control High Speed Graphics Processing Standard Logic Speed Upgrade ELECTRONC SGNATURE FOR DENTFCATON LEAD-FREE PACKAGE OPTONS ESCRPTON Description The GAL22V, at ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E 2 ) floating gate technology to provide the highest performance available of any 22V device on the market CMOS circuitry allows the GAL22V to consume much less power when compared to bipolar 22V devices E 2 technology offers high speed (<ms) erase times, providing the ability to reprogram or reconfigure the device quickly and efficiently The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell () to be configured by the user The GAL22V is fully function/fuse map/parametric compatible with standard bipolar and CMOS 22V devices Unique test circuitry and reprogrammable cells allow complete AC, DC, and functional testing during manufacture As a result, Lattice Semiconductor delivers % field programmability and functionality of all GAL products n addition, erase/write cycles and data retention in excess of 2 years are specified Pin Configuration PLCC / NC 2 28 26 5 25 /O/Q /O/Q 7 23 /O/Q GAL22V NC NC 9 2 Copyright 26 Lattice Semiconductor Corp All brand or product names are trademarks or registered trademarks of their respective holders The specifications and information herein are subject to change without notice LATTCE SEMCONDUCTOR CORP, 5555 Northeast Moore Ct, Hillsboro, Oregon 972, USA December 26 Tel (53) 268-8; -8-LATTCE; FAX (53) 268-8556; http://wwwlatticesemicom 22v_2 2 GND NC Vcc Top View SOC 6 /O/Q /O/Q GAL22V Top View /O/Q 9 8 /O/Q 2 Vcc /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q / 6 8 PROGRAMMABLE AND-ARRAY (32X) ALL DEVCES / 2 3 GND /O/Q /O/Q /O/Q / GND 6 DP GAL 22V DSCONTNUED RESET 8 2 6 6 2 8 PRESET /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q 2 8 2 3 Vcc /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q /O/Q

Specifications GAL22V GAL22V Ordering nformation Conventional Packaging Commercial Grade Specifications T pd (ns) T su (ns) T co (ns) cc (ma) Ordering # 2 5 3 5 GAL22VD-LJ 5 3 GAL22VD-5LJ 75 5 5 GAL22VD-7LP 5 5 GAL22VD-7LJ 7 7 55 GAL22VD-QP ndustrial Grade Specifications 55 GAL22VD-QJ 3 T pd (ns) T su (ns) T co (ns) cc (ma) Ordering # Package 75 5 5 6 GAL22VD-7LP 2-Pin Plastic DP 5 5 6 GAL22VD-7LJ 7 7 6 GAL22VD-LP 2-Pin Plastic DP 5 8 3 GAL22VD-5LP 6 GAL22VD-LJ 3 GAL22VD-5LJ 2 3 GAL22VD-2LP 3 GAL22VD-2LJ 25 5 5 3 GAL22VD-25LP 9 9 9 GAL22VD-LP 3 GAL22VD-LJ 3 GAL22VD-LS 5 8 55 GAL22VD-5QP 55 GAL22VD-5QJ GAL22VD-5LP GAL22VD-5LJ GAL22VD-5LS 25 5 5 55 GAL22VD-25QP 55 GAL22VD-25QJ 9 GAL22VD-25LP 9 GAL22VD-25LJ 9 GAL22VD-25LS Discontinued per PCN #6-7 Contact Rochester Electronics for available inventory 3 GAL22VD-25LJ Package 2-Pin Plastic DP 2-Pin Plastic DP 2-Pin Plastic DP 2-Pin SOC 2-Pin Plastic DP 2-Pin Plastic DP 2-Pin SOC 2-Pin Plastic DP 2-Pin Plastic Dip 2-Pin SOC 2-Pin Plastic DP ALL DEVCES 2-Pin Plastic DP 2-Pin Plastic DP DSCONTNUED 2

Specifications GAL22V Lead-Free Packaging Commercial Grade Specifications T pd (ns) T su (ns) T co (ns) cc (ma) Ordering # 2 5 3 5 GAL22VD-LJN 5 3 GAL22VD-5LJN 75 5 5 GAL22VD-7LPN 5 5 GAL22VD-7LJN 7 7 55 GAL22VD-QPN 55 GAL22VD-QJN 3 GAL22VD-LPN 3 GAL22VD-LJN 5 8 55 GAL22VD-5QPN 55 GAL22VD-5QJN 9 GAL22VD-5LPN 9 GAL22VD-5LJN 25 5 5 55 GAL22VD-25QPN 55 GAL22VD-25QJN 9 GAL22VD-25LPN 9 GAL22VD-25LJN ndustrial Grade Specifications T pd (ns) T su (ns) T co (ns) cc (ma) Ordering # 75 5 5 6 GAL22VD-7LPN 5 5 6 GAL22VD-7LJN 7 7 6 GAL22VD-LPN 6 GAL22VD-LJN 5 8 3 GAL22VD-5LPN 3 GAL22VD-5LJN 2 3 GAL22VD-2LPN 3 GAL22VD-2LJN 25 5 5 3 GAL22VD-25LPN 3 GAL22VD-25LJN Part Number Description GAL22VD ALL L = Low Power Power Q = Quarter Power Package Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic Dip Package Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic DP Lead-Free 2-Pin Plastic Dip DEVCES Device Name Speed (ns) XXXXXXXX _ XX X XX X DSCONTNUED Grade Package Blank = Commercial = ndustrial P = Plastic DP PN = Lead-Free Plastic DP J = PLCC JN = Lead-Free PLCC S = SOC 3

Specifications GAL22V Output Logic Macrocell () The GAL22V has a variable number of product terms per Of the ten available s, two s have access to eight product terms (pins and 23, DP pinout), two have ten product terms (pins 5 and 22), two have twelve product terms (pins 6 and 2), two have fourteen product terms (pins 7 and 2), and two s have sixteen product terms (pins 8 and 9) n addition to the product terms available for logic, each has an additional product-term dedicated to output enable control The output polarity of each can be individually programmed to be true or inverting, in either combinatorial or registered mode This allows each output to be individually configured as either active high or active low Each of the Macrocells of the GAL22V has two primary functional modes: registered, and combinatorial /O The modes and the output polarity are set by two bits (SO and S), which are normally controlled by the logic compiler Each of these two primary modes, and the bit settings required to enable them, are described below and on the following page GAL22V OUTPUT LOGC MACROCELL () REGSTERED n registered mode the output pin associated with an individual is driven by the Q output of that s D-type flip-flop Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low) Output tri-state control is available as an individual product-term for each, and can therefore be defined by a logic equation The D flip-flop s /Q output is fed back into the AND array, with both the true and complement of the feedback available as inputs to the AND array D 2 TO MUX AR SP Q Q The GAL22V has a product term for Asynchronous Reset (AR) and a product term for Synchronous Preset (SP) These two product terms are common to all registered s The Asynchronous Reset sets all registers to zero any time this dedicated product term is asserted The Synchronous Preset sets all registers to a logic one on the rising edge of the next clock pulse after this product term is asserted NOTE: The AR and SP product terms will force the Q output of the flip-flop into the same state regardless of the polarity of the output Therefore, a reset operation, which sets the register output to a zero, may result in either a high or low at the output pin, depending on the pin polarity chosen TO MUX ALL DEVCES Output Logic Macrocell Configurations NOTE: n registered mode, the feedback is from the /Q output of the register, and not from the pin; therefore, a pin defined as registered is an output only, and cannot be used for dynamic /O, as can the combinatorial pins COMBNATORAL /O n combinatorial mode the pin associated with an individual is driven by the output of the sum term gate Logic polarity of the output signal at the pin may be selected by specifying that the output buffer drive either true (active high) or inverted (active low) Output tri-state control is available as an individual product-term for each output, and may be individually set by the compiler as either on (dedicated output), off (dedicated input), or product-term driven (dynamic /O) Feedback into the AND array is from the pin side of the output enable buffer Both polarities (true and inverted) of the pin are fed back into the AND array DSCONTNUED

Specifications GAL22V Registered Mode S = S = S = S = Combinatorial Mode D AR SP ACTVE LOW ACTVE LOW Q Q S = S = S = S = D AR SP Q Q ACTVE HGH ALL DEVCES DSCONTNUED ACTVE HGH 5

Specifications GAL22V GAL22V Logic Diagram / JEDEC Fuse Map (2) 2 (3) 3 () (5) 5 (6) 6 (7) 7 (9) 8 () 9 () (2) 396 88 92 52 96 22 256 286 29 368 3652 268 32 8 88 532 5368 572 576 DP (PLCC) Package Pinouts 8 2 6 2 2 28 32 36 8 ASYNCHRONOUS RESET (TO ALL REGSTERS) S 588 S 589 S 58 S 58 S 582 S 583 S 58 S 585 S 586 S 587 S 588 S 589 S 582 S 582 ALL DEVCES S 5822 S 5823 S 582 S 5825 S 5826 S 5827 SYNCHRONOUS PRESET (TO ALL REGSTERS) 23 (27) 22 (26) 2 (25) 2 (2) 9 (23) 8 (2) 7 (2) 6 (9) 5 (8) DSCONTNUED (7) (3) 3 (6) 2 6 6 2 8 5828, 5829 Electronic Signature 589, 589 Byte 7 Byte 6 Byte 5 Byte Byte 3 Byte 2 Byte Byte M S B L S B 6

Specifications GAL22VD Absolute Maximum Ratings Recommended Operating Conditions Supply voltage V CC -5 to +7V nput voltage applied -25 to V CC +V Off-state output voltage applied -25 to V CC +V Storage Temperature -65 to 5 C Ambient Temperature with Power Applied -55 to 25 C Stresses above those listed under the Absolute Maximum Ratings may cause permanent damage to the device These are stress only ratings and functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications) DC Electrical Characteristics COMMERCAL Commercial Devices: Ambient Temperature (T A ) to +75 C Supply voltage (V CC ) with Respect to Ground +75 to +525V ndustrial Devices: Ambient Temperature (T A ) - to 85 C Supply voltage (V CC ) with Respect to Ground +5 to +55V Over Recommended Operating Conditions (Unless Otherwise Specified) SYMBOL PARAMETER CONDTON MN TYP 3 MAX UNTS VL nput Low Voltage Vss 5 8 V VH nput High Voltage 2 Vcc+ V L nput or /O Low Leakage Current V VN VL (MAX) μa H nput or /O High Leakage Current 35V VN VCC μa VOL Output Low Voltage OL = MAX Vin = VL or VH V VOH Output High Voltage OH = MAX Vin = VL or VH 2 V OL Low Level Output Current 6 ma OH High Level Output Current 32 ma OS 2 Output Short Circuit Current VCC = 5V VOUT = 5V T A = 25 C 3 3 ma CC Operating Power VL = 5V VH = 3V L-/-5/-7 9 ma Supply Current ftoggle = 5MHz Outputs Open L- 9 3 ma NDUSTRAL ALL DEVCES L-5/-25 75 9 ma Q-/-5/-25 5 55 ma DSCONTNUED CC Operating Power VL = 5V VH = 3V L-7/- 9 6 ma Supply Current ftoggle = 5MHz Outputs Open L-5/-2/-25 75 3 ma ) The leakage current is due to the internal pull-up on all pins See nput Buffer section for more information 2) One output at a time for a maximum duration of one second Vout = 5V was selected to avoid test problems caused by tester ground degradation Characterized but not % tested 3) Typical values are at Vcc = 5V and TA = 25 C 7

Specifications GAL22VD AC Switching Characteristics PARAM TEST COND Over Recommended Operating Conditions DESCRPTON tpd A nput or /O to Combinatorial Output 5 75 ns tco A Clock to Output Delay 35 5 ns tcf 2 Clock to Feedback Delay 25 3 3 ns tsu Setup Time, nput or Fdbk before Clk 25 3 5 ns th Hold Time, nput or Fdbk after Clk ns A Maximum Clock Frequency with 67 28 MHz External Feedback, /(tsu + tco) fmax 3 A Maximum Clock Frequency with 2 66 33 MHz nternal Feedback, /(tsu + tcf) A Maximum Clock Frequency with 25 2 66 MHz No Feedback twh Clock Pulse Duration, High 2 25 3 ns twl Clock Pulse Duration, Low 2 25 3 ns ten B nput or /O to Output Enabled 5 6 75 ns tdis C nput or /O to Output Disabled 5 55 75 ns tar A nput or /O to Asynch Reset of Reg 5 55 9 ns tarw Asynch Reset Pulse Duration 5 5 7 ns tarr Asynch Reset to Clk Recovery Time 3 5 ns tspr Synch Preset to Clk Recovery Time 3 5 ns ) Refer to Switching Test Conditions section 2) Calculated from fmax with internal feedback Refer to fmax Description section 3) Refer to fmax Description section Characterized initially and after any design or process changes that may affect these parameters Capacitance (T A = 25 C, f = MHz) SYMBOL PARAMETER MAXMUM* UNTS TEST CONDTONS C nput Capacitance 8 pf V CC = 5V, V = 2V C /O /O Capacitance 8 pf V CC = 5V, V /O = 2V *Characterized but not % tested COM COM ALL DEVCES COM/ND - -5-7 UNTS MN MAX MN MAX MN MAX DSCONTNUED 8

Specifications GAL22VD AC Switching Characteristics PARAM TEST COND DESCRPTON Over Recommended Operating Conditions - -5-2 -25 UNTS MN MAX MN MAX MN MAX MN MAX tpd A nput or /O to Comb Output 3 5 3 2 3 25 ns tco A Clock to Output Delay 7 2 8 2 2 5 ns tcf 2 Clock to Feedback Delay 25 25 8 3 ns tsu Setup Time, nput or Fdbk before Clk 6 2 5 ns th Hold Time, nput or Fdbk after Clk ns A Maximum Clock Frequency with 833 555 6 333 MHz External Feedback, /(tsu + tco) fmax 3 A Maximum Clock Frequency with 8 5 357 MHz nternal Feedback, /(tsu + tcf) A Maximum Clock Frequency with 25 833 5 385 MHz No Feedback twh Clock Pulse Duration, High 6 3 ns twl Clock Pulse Duration, Low 6 3 ns ten B nput or /O to Output Enabled 3 5 3 2 3 25 ns tdis C nput or /O to Output Disabled 9 3 5 3 2 3 25 ns tar A nput or /O to Asynch Reset of Reg 3 3 2 3 25 3 25 ns tarw Asynch Reset Pulse Duration 8 5 2 25 ns tarr Asynch Reset to Clk Recovery Time 8 2 25 ns tspr Synch Preset to Clk Recovery Time 8 5 ns ) Refer to Switching Test Conditions section 2) Calculated from fmax with internal feedback Refer to fmax Description section 3) Refer to fmax Description section Capacitance (T A = 25 C, f = MHz) SYMBOL PARAMETER MAXMUM* UNTS TEST CONDTONS C nput Capacitance 8 pf V CC = 5V, V = 2V C /O /O Capacitance 8 pf V CC = 5V, V /O = 2V *Characterized but not % tested COM / ND COM / ND ND COM / ND ALL DEVCES DSCONTNUED 9

Specifications GAL22V Switching Waveforms NPUT or /O FEEDBACK COMBNATORAL OUTPUT NPUT or /O FEEDBACK OUTPUT Combinatorial Output VALD NPUT tpd nput or /O to Output Enable/Disable NPUT or /O FEEDBACK DRVNG SP REGSTERED OUTPUT tw h tdis Clock Width tsu / fm ax (w/o fdbk) th tw l tco ten tspr NPUT or /O FEEDBACK REGSTERED OUTPUT REGSTERED FEEDBACK NPUT or /O FEEDBACK DRVNG AR REGSTERED OUTPUT VALD NPUT tsu Registered Output th tco / fmax (external fdbk) fmax with Feedback ALL DEVCES / fmax (internal fdbk) DSCONTNUED tcf tarw tar tsu tarr Synchronous Preset Asynchronous Reset

Specifications GAL22V fmax Descriptions LOGC ARRAY tsu REGSTER tco fmax with External Feedback /(tsu+tco) Note: fmax with external feedback is calculated from measured tsu and tco LOGC ARRAY tsu + th REGSTER fmax with No Feedback Note: fmax with no feedback may be less than /(twh + twl) This is to allow for a clock duty cycle of other than 5% LOGC ARRAY tcf tpd REGSTER fmax with nternal Feedback /(tsu+tcf) Note: tcf is a calculated value, derived by subtracting tsu from the period of fmax w/internal feedback (tcf = /fmax - tsu) The value of tcf is used primarily when calculating the delay from clocking a register to a combinatorial output (through registered feedback), as shown above For example, the timing from clock to a combinatorial output is equal to tcf + tpd ALL DEVCES DSCONTNUED

Specifications GAL22V Switching Test Conditions nput Pulse Levels GND to 3V nput Rise and D-/-5/-7 5ns % 9% Fall Times D-/-5/-2/-25 2ns % 9% nput Timing Reference Levels 5V Output Timing Reference Levels 5V Output Load See Figure 3-state levels are measured 5V from steady-state active level Output Load Conditions (except D-) (see figure below) Test Condition R R2 CL A 3Ω 39Ω 5pF B Active High 39Ω 5pF Active Low 3Ω 39Ω 5pF C Active High 39Ω 5pF Active Low 3Ω 39Ω 5pF FROM OUTPUT (O/Q) UNDER TEST R 2 +5V C * L TEST PONT *C L NCLUDES TEST FXTURE AND PROBE CAPACTANCE R GAL22VD- Output Load Conditions (see figure below) Test Condition R CL A 5Ω 5pF B Z to Active High at 9V 5Ω 5pF Z to Active Low at V 5Ω 5pF C Active High to Z at 9V 5Ω 5pF Active Low to Z at V 5Ω 5pF FROM OUTPUT (O/Q) UNDER TEST TEST PONT ALL DEVCES Z = 5Ω, CL* +5V DSCONTNUED R 2

Specifications GAL22V Electronic Signature Output Register Preload An electronic signature (ES) is provided in every GAL22V device t contains 6 bits of reprogrammable memory that can contain user-defined data Some uses include user D codes, revision numbers, or inventory control The signature data is always available to the user independent of the state of the security cell The electronic signature is an additional feature not present in other manufacturers' 22V devices To use the extra feature of the user-programmable electronic signature it is necessary to choose a Lattice Semiconductor 22V device type when compiling a set of logic equations n addition, many device programmers have two separate selections for the device, typically a GAL22V and a GAL22V-UES (UES = User Electronic Signature) or GAL22V-ES This allows users to maintain compatibility with existing 22V designs, while still having the option to use the GAL device's extra feature The JEDEC map for the GAL22V contains the 6 extra fuses for the electronic signature, for a total of 5892 fuses However, the GAL22V device can still be programmed with a standard 22V JEDEC map (5828 fuses) with any qualified device programmer Security Cell A security cell is provided in every GAL22V device to prevent unauthorized copying of the array patterns Once programmed, this cell prevents further read access to the functional bits in the device This cell can only be erased by re-programming the device, so the original configuration can never be examined once this cell is programmed The Electronic Signature is always available to the user, regardless of the state of this control cell Latch-Up Protection GAL22V devices are designed with an on-board charge pump to negatively bias the substrate The negative bias is of sufficient magnitude to prevent input undershoots from causing the circuitry to latch Additionally, outputs are designed with n-channel pullups instead of the traditional p-channel pullups to eliminate any possibility of SCR induced latching Device Programming GAL devices are programmed using a Lattice Semiconductorapproved Logic Programmer, available from a number of manufacturers (see the the GAL Development Tools section) Complete programming of the device takes only a few seconds Erasing of the device is transparent to the user, and is done automatically as part of the programming cycle When testing state machine designs, all possible states and state transitions must be verified in the design, not just those required in the normal machine operations This is because certain events may occur during system operation that throw the logic into an illegal state (power-up, line voltage glitches, brown-outs, etc) To test a design for proper treatment of these conditions, a way must be provided to break the feedback paths, and force any desired (ie, illegal) state into the registers Then the machine can be sequenced and the outputs tested for correct next state conditions The GAL22V device includes circuitry that allows each registered output to be synchronously set either high or low Thus, any present state condition can be forced for test sequencing f necessary, approved GAL programmers capable of executing test vectors perform output register preload automatically nput Buffers GAL22V devices are designed with TTL level compatible input buffers These buffers have a characteristically high impedance, and present a much lighter load to the driving logic than bipolar TTL devices The input and /O pins also have built-in active pull-ups As a result, floating inputs will float to a TTL high (logic ) However, Lattice Semiconductor recommends that all unused inputs and tri-stated /O pins be connected to an adjacent active input, Vcc, or ground Doing so will tend to improve noise immunity and reduce cc for the device (See equivalent input and /O schematics on the following page) nput Current (ua) -2 - -6 Typical nput Current ALL DEVCES 2 3 5 nput Voltage (Volts) DSCONTNUED 3

Specifications GAL22V Power-Up Reset Vcc Vcc (min) tsu (Vref Typical = 32V) PN PN Vcc ESD Protection Circuit ESD Protection Circuit Active Pull-up Circuit Vref NTERNAL REGSTER Q - OUTPUT ACTVE LOW OUTPUT REGSTER ACTVE HGH OUTPUT REGSTER nput/output Equivalent Schematics Vcc Vcc tpr twl nternal Register Reset to Logic "" Device Pin Reset to Logic "" Device Pin Reset to Logic "" Circuitry within the GAL22V provides a reset signal to all registers during power-up All internal registers will have their Q outputs set low after a specified time (tpr, μs MAX) As a result, the state on the registered output pins (if they are enabled) will be either high or low on power-up, depending on the programmed polarity of the output pins This feature can greatly simplify state machine design by providing a known state on power-up The timing diagram for power-up is shown below Because of the asynchronous nature of system power-up, some conditions must be met to guarantee a valid power-up reset of the GAL22V First, the Vcc rise must be monotonic Second, the clock input must be at static TTL level as shown in the diagram during power up The registers will reset within a maximum of tpr time As in normal system operation, avoid clocking the device until all input and feedback path setup times have been met The clock must also meet the minimum pulse width requirements Feedback ALL DEVCES Data Output Tri-State Control Vcc Active Pull-up Circuit Vref Feedback (To nput Buffer) PN (Vref Typical = 32V) DSCONTNUED PN Typical nput Typical Output

Specifications GAL22V GAL22VD-/-5/-7/-L (PLCC): Typical AC and DC Characteristic Diagrams Normalized Tpd vs Vcc Normalized Tco vs Vcc Normalized Tsu vs Vcc Normalized Tpd Normalized Tpd 5 95 9 5 3 2 9 8-55 Delta Tpd (ns) Delta Tpd (ns) - -2 RSE Delta Tpd vs # of Outputs Switching RSE -3 2 3 5 6 7 8 9 Number of Outputs Switching Delta Tpd vs Output Loading RSE Delta Tco (ns) Delta Tco (ns) - -2-3 RSE Delta Tco vs # of Outputs Switching RSE - 2 3 5 6 7 8 9 Number of Outputs Switching Delta Tco vs Output Loading RSE Normalized Tpd vs Temp Normalized Tco vs Temp Normalized Tsu vs Temp -25 75 RSE 25 5 5 75 525 55 25 9-55 -25 RSE 25 8-55 Temperature (deg C) Temperature (deg C) Temperature (deg C) 2 8 Normalized Tco Normalized Tco 5 95 2 5 2 8 75 25 Normalized T Normalized T su 3 2 9-25 RSE 25 5 75 RSE 9 9 5 75 5 525 55 5 75 5 525 55 ALL DEVCES DSCONTNUED 5 95 25-5 5 2 25 Output Loading (pf) 3-5 5 2 25 Output Loading (pf) 3 5

Specifications GAL22V GAL22VD-/-5/-7/-L (PLCC): Typical AC and DC Characteristic Diagrams 6 Vol vs ol Voh vs oh 395 385 Voh vs oh Vol (V) Normalized cc Delta cc (ma) 2 5 5 2 25 3 35 2 9 ol (ma) Normalized cc vs Vcc 8 5 75 5 525 55 6 5 3 2 Delta cc vs Vin ( input) 5 5 2 25 3 35 5 5 Voh (V) Normalized cc ik (ma) 3 2 5 5 2 25 3 35 5 5 55 6 3 2 9 8 oh(ma) Normalized cc vs Temp 7-55 -25 25 5 88 25 2 6 8 Temperature (deg C) nput Clamp (Vik) ALL DEVCES Vin (V) -3-25 -2-5 - -5 Vik (V) Voh (V) Normalized cc 375 365 355 35 335 325 35 2 3 5 2 5 5 oh(ma) Normalized cc vs Freq 95 5 25 5 75 Frequency (MHz) DSCONTNUED 6

Specifications GAL22V GAL22VD-7/L (PDP): Typical AC and DC Characteristic Diagrams Normalized Tpd vs Vcc Normalized Tco vs Vcc 2 Normalized Tsu vs Vcc Normalized Tpd Normalized Tpd 3 2 9 5 95 RSE 9 5 75 5 525 55 Normalized Tpd vs Temp RSE 8-55 -25 25 5 75 25 Temperature (deg C) Delta Tpd (ns) - -2-3 - -5-6 -7-8 -9 - Normalized Tco Normalized Tco 5 95 5 75 5 525 55 2 9 Delta Tpd vs # of Outputs Switching RSE Normalized Tco vs Temp RSE - 2 3 5 6 7 8 9 8-55 -25 25 5 75 25 Temperature (deg C) RSE Number of Outputs Switching Normalized Tsu Normalized Tsu 9 8 5 75 5 525 55 3 2 9 Delta Tco vs # of Outputs Switching ALL DEVCES Delta Tpd (ns) 2 8 Delta Tpd vs Output Loading RSE Delta Tco (ns) - -2-3 - -5-6 -7-8 -9 - RSE Normalized Tsu vs Temp RSE - 2 3 5 6 7 8 9 Number of Outputs Switching 8-55 -25 25 5 75 25 RSE Delta Tco vs Output Loading Temperature (deg C) DSCONTNUED Delta Tco (ns) 2 8 RSE - 5 5 2 25 3 Output Loading (pf) - 5 5 2 25 3 Output Loading (pf) 7

Specifications GAL22V GAL22VD-7/L (PDP): Typical AC and DC Characteristic Diagrams Normalized cc Vol (V) Delta cc (ma) Vol vs ol Voh vs oh Voh vs oh 5 3 2 5 5 2 25 3 ol (ma) Normalized cc vs Vcc 5 5 95 9 85 5 75 5 525 55 9 8 7 6 5 Delta sb vs Vin ( input) Voh (V) Normalized cc 3 2 5 5 2 25 3 35 3 2 9 8 oh (ma) Normalized cc vs Temp 7-55 25 2 3 Temperature (deg C) nput Clamp (Vik) ALL DEVCES 3 2 5 5 2 25 3 35 5 5 Vin (V) ik (ma) 5 6 7 8 9-25 -2-5 - -5 Vik (V) Voh (V) Normalized cc 38 37 36 35 3 33 32 3 3 29 28 2 3 5 2 5 5 oh (ma) Normalized cc vs Freq 95 5 25 5 75 Frequency (MHz) DSCONTNUED 8

Specifications GAL22V GAL22VD-Q and Slower (L & Q): Typical AC and DC Characteristic Diagrams Normalized Tpd vs Vcc 5 Normalized Tco vs Vcc 2 Normalized Tsu vs Vcc Normalized Tpd Normalized Tpd 5 95 9 5 75 5 525 55 3 2 9 8 RSE Normalized Tpd vs Temp RSE -55-25 25 5 75 25 Temperature (deg C) Delta Tpd (ns) - -8 Normalized Tco Normalized Tco 5 95 9 5 75 5 525 55 3 2 9 Delta Tpd vs # of Outputs Switching RSE Normalized Tco vs Temp RSE -2 2 3 5 6 7 8 9 Delta Tpd (ns) 2 6 2 8-8 -55-25 25 5 75 25 Temperature (deg C) RSE Number of Outputs Switching Delta Tpd vs Output Loading RSE Delta Tco (ns) - -8 Normalized Tsu Normalized Tsu 9 8 5 75 5 525 55 5 35 25 5 5 95 85 Delta Tco vs # of Outputs Switching -2 2 3 5 6 7 8 9 Number of Outputs Switching RSE Normalized Tsu vs Temp RSE 75-55 -25 25 5 75 25 Temperature (deg C) RSE ALL DEVCES Delta Tco vs Output Loading DSCONTNUED Delta Tco (ns) 2 6 2 8 RSE -8 5 5 2 25 3 Output Loading (pf) - 5 5 2 25 3 Output Loading (pf) 9

Specifications GAL22V GAL22VD-Q and Slower (L & Q): Typical AC and DC Characteristic Diagrams Vol (V) Normalized cc Vol vs ol Voh vs oh Voh vs oh 6 2 5 5 2 25 3 35 2 9 ol (ma) Normalized cc vs Vcc Voh (V) Normalized cc 5 35 3 25 2 5 5 35 25 5 5 95 85 2 6 oh (ma) Normalized cc vs Temp Temperature (deg C) Voh (V) 5 35 3 25 2 3 5 oh (ma) Normalized cc vs Freq 8 75 9 5 75 5 525 55-55 -25 25 5 88 25 5 25 5 75 Delta cc (ma) 7 6 5 3 2 Delta cc vs Vin ( input) 5 5 2 25 3 35 5 5 ik (ma) 2 3 5 6 7 8 nput Clamp (Vik) ALL DEVCES Vin (V) 9-25 -2-5 - -5 Vik (V) Normalized cc 3 2 Frequency (MHz) DSCONTNUED 2

Specifications GAL22V Notes Revision History Date Version Change Summary - 22v_8 Previous Lattice release August 2 22v_9 Added lead-free package options July 26 22v_ Corrected SOC pin configuration diagram Pin 3 August 26 22v_ Updated for lead-free package options December 26 22v_2 Corrected cc in the Ordering Part Number section on pages 2-3 ALL DEVCES DSCONTNUED 2