Technical Article MS-2714

Similar documents
JESD204B IP Hardware Checkout Report with AD9250. Revision 0.5

Altera JESD204B IP Core and ADI AD9144 Hardware Checkout Report

AN 823: Intel FPGA JESD204B IP Core and ADI AD9625 Hardware Checkout Report for Intel Stratix 10 Devices

Altera JESD204B IP Core and ADI AD6676 Hardware Checkout Report

Altera JESD204B IP Core and ADI AD9250 Hardware Checkout Report

DisplayPort 1.4 Link Layer Compliance

Laboratory 4. Figure 1: Serdes Transceiver

Digital Front End (DFE) Training. DFE Overview

White Paper Lower Costs in Broadcasting Applications With Integration Using FPGAs

Understanding Sampling rate vs Data rate. Decimation (DDC) and Interpolation (DUC) Concepts

Dual Link DVI Receiver Implementation

Synchronizing Multiple ADC08xxxx Giga-Sample ADCs

AN 696: Using the JESD204B MegaCore Function in Arria V Devices

MIPI D-PHY Bandwidth Matrix Table User Guide. UG110 Version 1.0, June 2015

8b10b Macro. v2.0. This data sheet defines the functionality of Version 1.0 of the 8b10b macro.

Essentials of HDMI 2.1 Protocols

BUSES IN COMPUTER ARCHITECTURE

GHz Sampling Design Challenge

SV1C Personalized SerDes Tester. Data Sheet

SV1C Personalized SerDes Tester

TAXI -compatible HOTLink Transceiver

CLC011 Serial Digital Video Decoder

Exercise 1-2. Digital Trunk Interface EXERCISE OBJECTIVE

10 Mb/s Single Twisted Pair Ethernet Proposed PCS Layer for Long Reach PHY Dirk Ziegelmeier Steffen Graber Pepperl+Fuchs

Dual Link DVI Receiver Implementation

Digital Transmission System Signaling Protocol EVLA Memorandum No. 33 Version 3

High Speed Serdes Devices and Applications

VLSI Chip Design Project TSEK06

Data Converters and DSPs Getting Closer to Sensors

TAXI -compatible HOTLink Transceiver

Understanding Design Requirements for Building Reliable, Space-Based FPGA MGT Systems Based on Radiation Test Results

(51) Int Cl.: H04L 1/00 ( )

ISSCC 2006 / SESSION 18 / CLOCK AND DATA RECOVERY / 18.6

SMPTE STANDARD Gb/s Signal/Data Serial Interface. Proposed SMPTE Standard for Television SMPTE 424M Date: < > TP Rev 0

o-microgigacn Data Sheet Revision Channel Optical Transceiver Module Part Number: Module: FPD-010R008-0E Patch Cord: FOC-CC****

Using the MAX3656 Laser Driver to Transmit Serial Digital Video with Pathological Patterns

12-Bit, 2.5/2.0 GSPS, 1.3 V/2.5 V Analog-to-Digital Converter AD9625

AN-822 APPLICATION NOTE

Altera JESD204B IP Core and TI DAC37J84 Hardware Checkout Report

FIBRE CHANNEL CONSORTIUM

The EMC, Signal And Power Integrity Institute Presents

Trigger synchronization and phase coherent in high speed multi-channels data acquisition system

MR Interface Analysis including Chord Signaling Options

Datasheet SHF A

100G QSFP28 SR4 Transceiver

10GE WAN PHY: Physical Medium Attachment (PMA)

40GBd QSFP+ SR4 Transceiver

C65SPACE-HSSL Gbps multi-rate, multi-lane, SerDes macro IP. Description. Features

Meeting Embedded Design Challenges with Mixed Signal Oscilloscopes

40G SWDM4 MSA Technical Specifications Optical Specifications

8. Stratix GX Built-In Self Test (BIST)

Equivalence Checking using Assertion based Technique

Single-channel HOTLink II Transceiver

Guidance For Scrambling Data Signals For EMC Compliance

Course Title: High-Speed Wire line/optical Transceiver Design

12-Bit, 2.0 GSPS, 1.3 V/2.5 V Analog-to-Digital Converter AD9625

arxiv: v1 [physics.ins-det] 30 Mar 2015

Draft Baseline Proposal for CDAUI-8 Chipto-Module (C2M) Electrical Interface (NRZ)

DIGITAL ELECTRONICS MCQs

Synchronization Issues During Encoder / Decoder Tests

QSFP+ 40GBASE-SR4 Fiber Transceiver

Switching Solutions for Multi-Channel High Speed Serial Port Testing

Display Interfaces. Display solutions from Inforce. MIPI-DSI to Parallel RGB format

Scan. This is a sample of the first 15 pages of the Scan chapter.

HEB

HDB

Clarke and Inverse ClarkeTransformations Hardware Implementation. User Guide


Digital Audio Design Validation and Debugging Using PGY-I2C

ASNT_PRBS20B_1 18Gbps PRBS7/15 Generator Featuring Jitter Insertion, Selectable Sync, and Output Amplitude Control

DG0755 Demo Guide PolarFire FPGA JESD204B Standalone Interface

Combating Closed Eyes Design & Measurement of Pre-Emphasis and Equalization for Lossy Channels

Combating Closed Eyes Design & Measurement of Pre-Emphasis and Equalization for Lossy Channels

IEEE802.11a Based Wireless AV Module(WAVM) with Digital AV Interface. Outline

Functional Diagram: Figure 1 PCIe4-SIO8BX-SYNC Block Diagram. Chan 1-4. Multi-protocol Transceiver. 32kb. Receiver FIFO. 32kb.

QSFP SV-QSFP-40G-PSR4

LPI SIGNALING ACROSS CLAUSE 108 RS-FEC

Using the XC9500/XL/XV JTAG Boundary Scan Interface

PRODUCT NUMBER: TMS-E1EH8-X61xx. Specification. 48Gbit/s Mini SAS HD. Active Optical Cable. Ordering Information

INTERNATIONAL TELECOMMUNICATION UNION

Communication Lab. Assignment On. Bi-Phase Code and Integrate-and-Dump (DC 7) MSc Telecommunications and Computer Networks Engineering

isplever Multi-Rate Serial Digital Interface Physical Layer IP Core User s Guide January 2012 ipug70_01.2

RECOMMENDATION ITU-R BT Digital interfaces for HDTV studio signals

Troubleshooting EMI in Embedded Designs White Paper

SingMai Electronics SM06. Advanced Composite Video Interface: HD-SDI to acvi converter module. User Manual. Revision 0.

LMH0340/LMH0341 SerDes EVK User Guide

SMPTE-259M/DVB-ASI Scrambler/Controller

Design and FPGA Implementation of 100Gbit/s Scrambler Architectures for OTN Protocol Chethan Kumar M 1, Praveen Kumar Y G 2, Dr. M. Z. Kurian 3.

Quad ADC EV10AQ190A Synchronization of Multiple ADCs

PBR-310C E-BERT. 10Gb/s BERT System with Eye Diagram Tracer

Proposal for 10Gb/s single-lane PHY using PAM-4 signaling

Pivoting Object Tracking System

10GBASE-R Test Patterns

Chapter 9 MSI Logic Circuits

IN A SERIAL-LINK data transmission system, a data clock

Specification of interfaces for 625 line digital PAL signals CONTENTS

Analyzing 8b/10b Encoded Signals with a Real-time Oscilloscope Real-time triggering up to 6.25 Gb/s on 8b/10b encoded data streams

Parameter Symbol Min. Typ. Max. Unit. Supply Voltage Vcc V. Input Voltage Vin -0.3 Vcc+0.3 V. Storage Temperature Tst C

EBU INTERFACES FOR 625 LINE DIGITAL VIDEO SIGNALS AT THE 4:2:2 LEVEL OF CCIR RECOMMENDATION 601 CONTENTS

ECE532 Digital System Design Title: Stereoscopic Depth Detection Using Two Cameras. Final Design Report

Transcription:

. MS-2714 Understanding s in the JESD204B Specification A High Speed ADC Perspective by Jonathan Harris, applications engineer, Analog Devices, Inc. INTRODUCTION As high speed ADCs move into the GSPS range, the interface of choice for data transfer to FPGAs (custom ASICs) employs the JESD204B protocol. In order to capture the RF spectrum higher in the frequency range, wideband RF ADCs are necessary. With this push to GSPS ADCs that capture wider bandwidths and allow for more configurable SDR (software-defined radio) platforms, a high speed serial interface JESD204B in this case, is necessary. It is important to understand that the JESD204B standard is a layered specification. Each layer within the specification has its own function to perform. The application layer allows for configuration and data mapping of the JESD204B link. The transport layer maps conversion samples to and from framed nonscrambled octets. The scrambling layers can optionally take those octets and scramble or descramble them in order to reduce EMI effects by spreading the spectral peaks. Scrambling would be done in the transmitter and descrambling done in the receiver. The data link layer is where the optionally scrambled octets are encoded to 10- bit characters. This layer is also where control character generation or detection is done for lane alignment monitoring and maintenance. The physical layer is the serializer/deserializer (SERDES) layer responsible for transmitting or receiving the characters at line rate speeds. This layer includes the serializer, drivers, receivers, the clock, and data recovery. Figure 1 shows the arrangement of these layers within the JESD204B specification. To better understand the specification, a closer examination of each layer is beneficial to see how the ADC samples are mapped to 8B/10B serialized words. SYSREF (optional) SYNC~ Device Clock Application Tx Application Rx Application Figure 1. Simplified Data Flow Through JESD204B s APPLICATION LAYER The application layer allows for special user configurations and for sample data to be mapped outside of the typical JESD204B specification. This can allow for a more efficient use of the interface to accomplish power reductions and other benefits. It is important to remember, that the transmitter (ADC) and receiver (FPGA) must both be configured for these special configurations. The receiver and transmitter must be configured identically so that data is transmitted and interpreted correctly. Configuring the application layer in a unique way can be beneficial for ADCs that need to pass data in sample sizes that are different than the N' (the number of transmitted bits per sample). This could allow for multiple samples to be repacked in such a way that the lane rate can be reduced, and the overall link efficiency increased. TRANSPORT LAYER Transport Data Framing Data Deframing Scrambler (Optional) Descrambler (Optional) Data Link Transmitter Block Frame/Lane Alignment Character Generation Receiver Block Frame/Lane Alignment Character Buffer/ Replace/ Monitor Take a closer examination of the transport layer of the JESD204B specification. The transport layer takes the ADC samples and adds information (padding) to generate nibble groups (usually on 4-bit boundaries). This information is in the form of tail bits or control bits, which can provide additional information about the transmitted data. The transport layer arranges these nibble groups into frames. It is important to note that the transport layer delivers the samples to the data link layer as parallel data. The width of the parallel data bus is determined by the framer architectures, in which a single byte is eight bits, a dual byte is 16 bits, and so on. The serializer has not yet been reached in the data flow at this point. 8b/10b Decoder Deserializer Rx Receiver A single ADC can be mapped to a single lane link, or can be mapped to a multilane link. This configurability is especially handy for GSPS ADCs used in wideband RF applications where the sample rate dictates that multiple lanes be used in order to meet limits on lane rates. Multiple converters can also be mapped onto multiple lanes for M number of ADCs in the same device. The 8b/10b Encoder Serializer Physical Tx Driver High Speed Serial Lanes Page 1 of 6 www.analog.com 2017 Analog Devices, Inc. All rights reserved.

MS-2714 ADCs can be mapped to a single lane link or into a multilane link consisting of L number of lanes. In some cases an ADC may need multiple lanes. The lane rate maximum of a given ADC determines this. For example, the 12-bit, 2.5 GSPS AD9625 has a lane rate maximum of 6.5 Gbps. This means that with N' equal to 16, a total of eight lanes are required. Sometimes the lane rate may be limited by the FPGA in the system. For customers using GSPS ADCs in their RF applications, one design parameter may be cost. In order to drive the cost down, an FPGA with lower lane rate capability may be used. For example, the 14-bit, 1.0 GSPS dual-channel AD9680 has a maximum lane rate of 12.5 Gbps. The AD9680 has four output lanes and can be configured to use decimation to lower the sample rate, and thus the lane rate. This is serving two purposes: a lane rate reduction and a bandwidth selection for a specific RF application. Now, moving back to the JESD204B parameters, the N' parameter gives the JESD204B word size. The converter sample resolution is broken down into 4-bit nibbles. A 14- bit converter, as well as a 16-bit converter, has four nibbles, while a 12-bit converter has three nibbles. If N' is set to 12 for the AD9625, the number of required lanes can be reduced by two such that six lanes are required to maintain a lane rate of less than 6.5 Gbps. The conversion samples (S) are recommended to be mapped into JESD204B words on 4-bit nibble boundaries. Figure 2 shows the mapping of ADC samples into the serial lanes. It is parameterized such that it covers the many potential cases that can be realized with JESD204B. The N' parameter is found by multiplying the number of nibbles by four. It can be advantageous to both the transmitter and receiver to set N' to 16 for converters with resolutions ranging from eight bits to 16 bits. This allows for the same transmitter and receiver to be used for multiple converters, easing overall system design. A noncomplete nibble has room for either control bits (CS) or tail bits (shown as TT below in Figure 2), as defined by the JESD204B standard. The equation N' = N + CS + T must be satisfied. Control bits, if any, are appended after the LSB to each conversion sample. After using the number of converters, the number of samples per frame, the JESD204B word size, and the maximum lane rate to calculate the number of lanes, we can determine the number of octets transmitted per frame, F. In order to determine this parameter, the following equation can be used: F = (M S N')/(8 L). For more on JESD204 link parameters, refer to Reference 1, which describes the link parameters in greater detail. In addition, a four part webinar series provides further information on the JESD204 standard beginning with the transport layer. Figure 2. Transport ADC Sample Mapping The transport layer determines how to pack the data from the ADC based on the link configuration parameters that have been defined for a given device. These parameters are transmitted from the ADC to the FPGA during the initial lane alignment sequence (ILAS). These settings are configured via a serial port interface (SPI) that would set register values on the ADC and the FPGA to define the link configuration parameters. A checksum is generated from the parameters and transmitted so that the receiver (FPGA) can verify the link configuration parameters were received correctly. The parameters sent across the link are not used to configure the receiver; they are only used to verify that the link parameters match. If an error is detected, the FPGA will report this error via an interrupt that is defined in the error reporting of the JESD204B specification. For more on the link configuration parameters, please see more in Reference 1 at the end of this article. DATA LINK LAYER The data link layer takes in the parallel framed data (containing ADC samples, control bits, and tail bits) and outputs 8B/10B words that are serialized in the physical layer and can optionally be scrambled. The 8B/10B scheme adds some overhead, but provides dc balanced output data and built in error checking. The data link layer synchronizes the JESD204B link through the link establishment process. The link establishment consists of three distinct phases: 1) code group synchronization (CGS) 2) initial lane alignment sequence (ILAS) 3) user data During the code group synchronization (CGS), each receiver (FPGA) must locate K28.5 characters in its input data stream being transmitted from the ADC using clock and data recovery (CDR) techniques. Once a certain number of consecutive K28.5 characters have been detected on all link lanes, the receiver block deasserts the SYNC~ signal to the transmitter block. In JESD204A, the transmit block captures the change in SYNC~, and after a Page 2 of 6

fixed number of frame clocks, starts the ILAS. In JESD204B, the transmit block captures the change in SYNC~ and starts the ILAS on the next local multiframe clock (LMFC) boundary. In the ILAS, the main purpose is to align all the lanes of the link, to verify the parameters of the link, and to establish where the frame and multiframe boundaries are in the incoming data stream at the receiver. During ILAS, the link parameters are sent to the receiver (FPGA) to designate how data will be sent to the receiver. The ILAS consists of four or more multiframes. The last character or each multiframe is a multiframe alignment character /A/. The first, third, and fourth multiframes begin with an /R/ character and ends with an /A/ character. For the case of ADI ADCs, the data in between them is ramp data. The receiver uses the final /A/ of each lane to align the ends of the multiframes within the receiver. The second multiframe contains an /R/ and /Q/ character followed by link parameters. The /Q/ character indicates that the proceeding data is the link configuration parameters. Additional multiframes can be added to ILAS if needed by the receiver. After the last /A/ character of the last ILAS multiframe, user data starts. In systems were no interlane skew management is needed, ILAS can be bypassed given both the transmitter and receiver support the mode. After the CGS and ILAS phases have completed, the transmitter can begin sending out user data (which are the samples from the ADC). In this phase, user data is streamed from the transmitter to the receiver according to the link parameters that have been defined in the transmitter (ADC) and relayed to the receiver (FPGA). This is where all the bandwidth from the RF spectrum that has been digitized by the GSPS ADC is now being transmitted for processing. The receiver block processes and monitors the data it receives for errors, including incorrect running disparity (8B/10B error), not in table (8B/10B error), unexpected control character, incorrect ILAS, and interlane skew (note: 8B/10B is designed such that the running disparity is maintained such that the output data is dc balanced while maintaining sufficient output transitions for the clock and data recovery circuitry in the receiver). If any of these errors exists, it is reported back to the transmitter in one two ways: SYNC~ assertion resynchronization (SYNC~ pulled low) is called for at each error. SYNC~ reporting the SYNC~ is pulsed high for a frame clock period if an error occurs. During the initial lane alignment sequence, the data link layers are responsible for aligning the lanes in the receiver. The placement of /A/ characters are used to align the lanes in the receiver. The JESD204 A and B specifications require that the /A/ characters be separated MS-2714 by at least 17 octets. This mitigates the effects of a large amount of system skew. In JESD204 A and B systems, skew is defined in three possible scenarios: 1) one transmitter block and one receiver block 2) multiple transmitter blocks and one receiver block 3) one transmitter block and multiple receiver blocks Upon reaching the user data phase, character replacement in the data link layer allows frame and lane alignment to be monitored and corrected if necessary. Character replacement is performed on both frame and multiframe boundaries. There are two cases, one for frame-based character replacement and the other for multiframe-based character replacement. In frame-based character replacement, if the last character of a frame is identical to the last character of the previous frame on a given lane, then the transmitter will substitute that character with an /F/ character. This is also done if the last character of the previous frame is 0xFC when scrambling is enabled. In multiframe-based character replacement, if the last character of a multiframe is identical to the last character of the previous frame on a given lane, then the transmitter will substitute the character with an /A/ character. In this case, character replacement is also done if the last character of the previous multiframe is 0x7C when scrambling is enabled. An illustration of the CGS, ILAS, and user data phases along with the character replacement is given in Figure 3. In receiver character replacement, the receiver must do the exact opposite of what is done in the transmitter. If an /F/ character is detected, it is replaced with the final character of the previous frame. When an /A/ is detected, it is replaced with the final character of the previous frame. When scrambling is enabled, the /F/ characters are replaced by 0xFC and the /A/ characters are replaced by 0x7C. If the receiver detects two consecutive errors, it can realign the lanes. However, data will be corrupted while it performs this operation. A brief list of all the JESD204 control characters is provide in Table 1. For more information on the control characters, see Reference 3. Control Character Table 1. JESD204 Control Characters Control Symbol 8-Bit Value /R/ K28.0 000 /A/ K28.3 011 10-Bit Value, RD = -1 0100 0011 10-Bit Value, RD = +1 1011 1100 Description Start of multiframe Lane alignment Page 3 of 6

MS-2714 /Q/ K28.4 100 0010 1101 Start of link configuration data /K/ K28.5 101 1010 0101 Group synchronization /F/ K28.7 111 1000 0111 Frame alignment b. JESD204B Descrambler Figure 3. Data Link ILAS, CGS, Data Sequencing Data can be optionally scrambled, but it is important to note that the scrambling does not start until the very first octet is following the ILAS. This means that the CGS and ILAS are not scrambled. Scrambling can be optionally implemented in order to reduce spectral peak emissions on the high speed serial lanes between the transmitter and receiver. In certain system designs, this can be advantageous where particular data patterns may result in the generation of spectra detrimental to the frequencies of operation in a given system. The scrambling block utilizes a self synchronous scrambling pattern that has the polynomial 1 + x 14 + x 15 (block diagram shown in Figure 4). The data is scrambled prior to the 8B/10B encoder and is descrambled in the receiver after decoding. Since the scrambling pattern is self synchronous, the two shift registers at the input and output must not be set to the same initial setting, otherwise the scrambling function would not work. The descrambler is done in such that it will always catch up and self synchronize to the scrambler after two octets of data. This layer should have the ability to be bypassed since not all systems may require the data stream to be scrambled. a. JESD204B Scrambler PHYSICAL LAYER Figure 4. JESD204B Scrambling/Descrambling The physical layer is where the data is serialized, and the 8B/10B encoded data is transmitted and received at line rate speeds. The physical layer includes serial/deserializer (SERDES) blocks, drivers, receivers, and CDR. These blocks are often designed using custom cells since the data transfer rates are very high. The JESD204 and JESD204A both support speeds up to 3.125 Gbps. The JESD204B specification supports three possible speed grades. Speed Grade 1 supports up to 3.125 Gbps and is based on the OIF-SxI5-0.10 specification. Speed Grade 2 supports up to 6.375 Gbps and is based on the CEI-6G-SR specification. The third speed grade supports up to 12.5 Gbps and is based on the CEI-11G-SR specification. Table 2 provides an overview of some of the specifications for the physical layer for each of the three speed grades. Table 2. JESD204B Physical Specifications Parameter OIF-Sx15-01.0 CEI-6G-SR CEI-11G-SR Line Rate (Gbps) 3.125 6.375 12.5 Output Differential Voltage (mvppd) Output Rise/Fall Time (ps) Output Total Jitter (pp UI) 500 (min) 1000 (max) 400 (min) 750 (max) >50 >30 >24 0.35 0.30 0.30 360 (min) 770 (max) Table 2 gives the line rate, differential voltage, rise/fall time, and total jitter for the signals in the physical layer of the JESD204B standard according to each speed grade. The higher speed grades have reduced signal amplitudes to make it easier to maintain a high slew rate, and thus maintain an open data eye for proper signal transmission. These high speed signals, with fast rising and falling edges, place tight constraints on board level design. For many individuals designing wideband RF systems, this should not be something new. However, the one key difference with high speed digital is the wide bandwidth. Typical RF systems have signal bandwidths on the order of 10% or less of the operating RF frequency. With these high speed serial lane rates, the bandwidth to consider for Page 4 of 6

system design is typically 3 to 5 the lane rate. For a lane rate of 5 Gbps, the bandwidth of the signal would be 7.5 GHz to 12.5 GHz. With this amount of bandwidth, it is important to maintain proper signal integrity and to understand how to measure for signal integrity. In serial differential interfaces, the eye diagram is a common measurement of the integrity of the signal. Figure 5 shows the transmitter eye diagram mask for JESD204 operating at speeds up to 3.125 Gbps. Table 3 gives the details on timing, voltage levels, impedances, and return loss. The signal must not encroach onto the beige area of the figure, but must stay in the white at all times. The table defines the conditions for which the transmitter must meet the eye mask. There are similar eye diagram masks for the other two speed grades within the JESD204B specification as well. These are detailed in the CEI-6G-SR and CEI-11G-SR physical layer specifications. For more information on the eye diagram masks, see Reference 2, which describes the physical layer measurements. Table 3. Eye Diagram Measurements MS-2714 JESD204B are becoming increasingly available as well as becoming less expensive. As the utilization of the JESD204B interface becomes more popular it is important to understand the layers that exist in the JESD204B specification. As described, each layer within the specification has its own function to perform. The configuration and data mapping is performance in the application layer, while the transport layer maps conversion samples to and from nonscrambled octets. Scrambling can optionally be enabled to reduce EMI effects by spreading the spectral peaks. The data link layer is where the optionally scrambled octets are encoded to 8B/10B characters, and is also the layer where control character generation or detection is done for lane alignment monitoring and maintenance. The drivers, receivers, clock, and data recovery circuits make up the physical layer where the data is transmitted and received. This article should have provided a better understanding of the layers in JESD204B so that system designers can be more prepared to implement JESD204B in their next design. Parameter Value Unit XT1 0.175 UI XT2 0.45 UI YT1 0.50 UI YT 0.25 UI DJ 0.17 pp UI TJ 0.35 pp UI CONCLUSION Figure 5. Example Tx Eye Diagram Mask The number of designs employing JESD204B is increasing each day and across many market segments such as communications, instrumentation, and military and aerospace. The push in these market segments toward systems that employ wideband RF designs utilize GSPS ADCs, which need the JESD204B serial interface. FPGAs that have transceivers capable of serializing/deserializing Page 5 of 6

MS-2714 REFERENCES Harris, Jonathan. Understanding JESD204B Link Parameters. Planet Analog, 2013. Harris, Jonathan. Three Key Physical (PHY) Performance Metrics for a JESD204B Transmitter. EE Times, 2013. Harris, Jonathan. Link Synchronization and Alignment in JESD204B: Understanding Control Characters. EETimes, 2013. JESD204B Serial Interface JEDEC Standard for Data Converters. Palkert, Thomas. System Interface Level 5: Common Electrical Characteristics for 2.488-3.125 Gbps Parallel Interfaces. Optical Internetworking Forum, 2002. Common Electrical I/O (CEI) Electrical and Jitter Interoperability Agreements for 6G+ bps, 11G+ and 25G+bps I/O. Optical Internetworking Forum, 2005. RESOURCES Share this article on One Technology Way P.O. Box 9106 Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 Fax: 781.461.3113 www.analog.com Trademarks and registered trademarks are the property of their respective owners. TA12759-0-12/17(A) www.analog.com 2017 Analog Devices, Inc. All rights reserved. Page 6 of 6