Limitations of On-Wafer Calibration and De-Embedding Methods in the Sub-THz Range

Similar documents
Investigation of Deembedding. up to 110GHz J.BAZZI *1, C. RAYA, A.CURUTCHET *, F.POURCHON #, N.DERRIER #, D.CELI #, T.ZIMMER *

De-embedding Techniques For Passive Components Implemented on a 0.25 µm Digital CMOS Process

Virtual Thru-Reflect-Line (TRL) Calibration

Keysight Technologies De-Embedding and Embedding S-Parameter Networks Using a Vector Network Analyzer. Application Note

Zen and the Art of On-Wafer Probing A Personal Perspective

Comparison of De-embedding Methods for Long Millimeter and Sub-Millimeter-Wave Integrated Circuits

Tutorial Session 8:00 am Feb. 2, Robert Schaefer, Agilent Technologies Feb. 2, 2009

Optimizing BNC PCB Footprint Designs for Digital Video Equipment

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

Senior Project Manager / AEO

THE design and characterization of novel GaAs

Trendsetting Methodologies for Wafer-Level RF Measurements

Keysight Technologies

Practical De-embedding for Gigabit fixture. Ben Chia Senior Signal Integrity Consultant 5/17/2011

Basic Verification of Power Loadpull Systems

The high-end network analyzers from Rohde & Schwarz now include an option for pulse profile measurements plus, the new R&S ZVA 40 covers the

Measurement Accuracy of the ZVK Vector Network Analyzer

MM-wave Partial Information De-embedding: Errors and Sensitivities. J. Martens

Application Note AN39

A Simple, Yet Powerful Method to Characterize Differential Interconnects

Limitations of a Load Pull System

SCSI Cable Characterization Methodology and Systems from GigaTest Labs

Why Engineers Ignore Cable Loss

FDTD_SPICE Analysis of EMI and SSO of LSI ICs Using a Full Chip Macro Model

30 GHz Attenuator Performance and De-Embedment

Agilent Validating Transceiver FPGAs Using Advanced Calibration Techniques. White Paper

Microwave Interconnect Testing For 12G-SDI Applications

Low-Noise Downconverters through Mixer-LNA Integration

De-embedding Gigaprobes Using Time Domain Gating with the LeCroy SPARQ

RF Characterization Report

PCB Probing for Signal-Integrity Measurements

Agilent 8510XF Vector Network Analyzer Single-Connection, Single-Sweep Systems Product Overview

Analyze Frequency Response (Bode Plots) with R&S Oscilloscopes Application Note

SDUS front-end for the Meteosat Satellite System

Pseudospark-sourced Micro-sized Electron Beams for High Frequency klystron Applications

Forensic Analysis of Closed Eyes

nmos transistor Basics of VLSI Design and Test Solution: CMOS pmos transistor CMOS Inverter First-Order DC Analysis CMOS Inverter: Transient Response

Designing High Performance Interposers with 3-port and 6-port S-parameters

Generating Spectrally Rich Data Sets Using Adaptive Band Synthesis Interpolation

A Proof of Concept - Challenges of testing high-speed interface on wafer at lower cost

INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATION ENGINEERING & TECHNOLOGY (IJECET)

GaAs MMIC Triple Balanced Mixer

A FOUR GAIN READOUT INTEGRATED CIRCUIT : FRIC 96_1

DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP TECHNIQUE USED FOR LOW POWER CONSUMPTION IN CLOCKING SCHEME

Power Device Analysis in Design Flow for Smart Power Technologies

Monoblock RF Filter Testing SMA, In-Fixture Calibration and the UDCK

Precise Digital Integration of Fast Analogue Signals using a 12-bit Oscilloscope

A KIND OF COAXIAL RESONATOR STRUCTURE WITH LOW MULTIPACTOR RISK. Engineering, University of Electronic Science and Technology of China, Sichuan, China

A Symmetric Differential Clock Generator for Bit-Serial Hardware

ENGINEERING COMMITTEE Interface Practices Subcommittee AMERICAN NATIONAL STANDARD ANSI/SCTE

Performance at the DUT: Techniques for Evaluating the Performance of an ATE System at the Device Under Test Socket

MPI Cable Selection Guide

Enabling Analog Integration. Paul Kempf

RX40_V1_0 Measurement Report F.Faccio

Parameter Input Output Min Typ Max Diode Option (GHz) (GHz) Input drive level (dbm)

Microwave Interconnect Testing For 12G SDI Applications

RF Characterization Report

RF (Wireless) Fundamentals 1- Day Seminar

DUT ATE Test Fixture S-Parameters Estimation using 1x-Reflect Methodology

Intel PCB Transmission Line Loss Characterization Metrology

Removal of Decaying DC Component in Current Signal Using a ovel Estimation Algorithm

GaAs MMIC Double Balanced Mixer

GaAs MMIC Double Balanced Mixer

PHASE-LOCKED loops (PLLs) are widely used in many

Keysight Method of Implementation (MOI) for VESA DisplayPort (DP) Standard Version 1.3 Cable-Connector Compliance Tests Using E5071C ENA Option TDR

from ocean to cloud ADAPTING THE C&A PROCESS FOR COHERENT TECHNOLOGY

LA GHz Vector Network Analyser

International Research Journal of Engineering and Technology (IRJET) e-issn: Volume: 03 Issue: 07 July p-issn:

Sharif University of Technology. SoC: Introduction

RFOUT/ VC2 31 C/W T L =85 C

Testing and Characterization of the MPA Pixel Readout ASIC for the Upgrade of the CMS Outer Tracker at the High Luminosity LHC

New Techniques for Designing and Analyzing Multi-GigaHertz Serial Links

Cable Calibration Function for the 2400B/C and 2500A/B Series Microwave Signal Generators. Technical Brief

Technology Scaling Issues of an I DDQ Built-In Current Sensor

Chapter 6 Tuners. How is a tuner build: In it's most simple form we have an inductor and a capacitor. One in shunt and one in series.

RF Solutions Inc. Sanjay Moghe Low Cost RF ICs for OFDM Applications

GaAs, MMIC Fundamental Mixer, 2.5 GHz to 7.0 GHz HMC557A

Absolute Maximum Ratings Parameter Rating Unit Max Supply Current (I C1 ) at V CC typ. 150 ma Max Supply Current (I C2 ) at V CC typ. 750 ma Max Devic

MAAP DIEEV1. Ka-Band 4 W Power Amplifier GHz Rev. V1. Features. Functional Diagram. Description. Pin Configuration 2

System Quality Indicators

ELEC 4609 IC DESIGN TERM PROJECT: DYNAMIC PRSG v1.2

Agilent MOI for HDMI 1.4b Cable Assembly Test Revision Jul 2012

MILLIMETER WAVE VNA MODULE BROCHURE

Design and Simulation of High Power RF Modulated Triode Electron Gun. A. Poursaleh

Eye Doctor II Advanced Signal Integrity Tools

IC Layout Design of Decoders Using DSCH and Microwind Shaik Fazia Kausar MTech, Dr.K.V.Subba Reddy Institute of Technology.

An Efficient IC Layout Design of Decoders and Its Applications

Performance Modeling and Noise Reduction in VLSI Packaging

Features. = +25 C, IF = 1 GHz, LO = +13 dbm*

GaAs DOUBLE-BALANCED MIXER

STMicroelectronics Standard Technology offers at CMP in 2017 Deep Sub-Micron, SOI and SiGe Processes

Integrated Circuit for Musical Instrument Tuners

GaAs MMIC Double Balanced Mixer

Development of Multiple Beam Guns for High Power RF Sources for Accelerators and Colliders

Eddy current tools for education and innovation

JD725A Cable and Antenna Analyzer - Dual Port

IC Mask Design. Christopher Saint Judy Saint

Monolithic Optoelectronic Integration of High- Voltage Power FETs and LEDs

GaAs DOUBLE-BALANCED MIXER

White Paper. Performance analysis: DOCSIS 3.1 cable TV headend combining systems

Transcription:

Journal of Computer and Communications, 2013, 1, 25-29 Published Online November 2013 (http://www.scirp.org/journal/jcc) http://dx.doi.org/1236/jcc.2013.16005 25 Limitations of On-Wafer Calibration and De-Embedding Methods in the Sub-THz Range Manuel Potereau 1, Christian Raya 2, Magali De Matos 1, Sébastien Fregonese 1, Arnaud Curutchet 1, Min Zhang 2, Bertrand Ardouin 2, Thomas Zimmer 1,2 1 IMS Laboratory, University of Bordeaux 1, Talence, France; 2 XMOD Technologies, Bordeaux, France. Email: potereau.manuel@ims-bordeaux.fr Received August 2013 ABSTRACT This paper investigates frequency limitations of calibration and de-embedding techniques for S parameter measurements. First, the TRL calibration methods are analysed and the error due to the probe movement when measuring the different line lengths is quantified, next the coupling between the probe-heads and the wafer surface is investigated and finally an upper frequency validity limit for the standard Open-Short de-embedding method is given. The measured results have been confirmed thanks to the use of an electro-magnetic simulator. Keywords: TRL; Open-Short; De-Embedding; Calibration 1. Introduction The frequency range in electronic applications is continuously increasing during the past few years to reach the range of hundreds of Gigahertz. The associated bipolar and CMOS transistors used as elementary components for these high frequency applications have maximum oscillation frequency reaching the half Terahertz [1]. Hence, characterisation of advanced SiGeC HBT and CMOS devices and their associated passive elements are more and more challenging. First, different calibration techniques of the network analyser such as TRL and SOLT at frequency higher than 50 GHz need to be verified. Moreover, associated device modelling requests accurate characterisation of the intrinsic device, e.g. free of parasitic elements such as pads, vias and interconnects. Hence, conventional de-embedding techniques such as Open-Short need to be refined for higher frequencies. It has already been shown that calibration and de-embedding techniques are less accurate when the frequency increases [2]. Some parasitic effects, formerly negligible, are now strong enough to modify significantly the S- parameters measurement [3,4]. This paper investigates three different errors that can commonly occur in Sub- THz measurements and which are mostly not taken into account: First, a practical limitation of the TRL technique is presented due to the measurements of different line lengths. Then, a second limitation of the calibration technique due to the difference between the calibration substrate and the device under test structure is explored. Fi- nally, a limitation of the conventional de-embedding Open-Short method is highlighted on active and passive elements. 2. Influence of the Probe Movement during Measurement The TRL calibration method is based on the measurement of three different standards: a reflect, which can be an open or a short and need to be as symmetrical as possible a short line, (called through in the rest of the paper) a long line, (called line in the rest of the paper) The TRL is based on the measurement of two lines with different lengths [5]. In between the measurements of these lines, one probe is moved as described on the top of the Figure 1. When this probe is moved, the measurement environment is altered at high frequency. For example, crosstalk between probes is reduced, the probe contact resistance can be changed and the position of the cable is slightly changed when moving the probe head. Due to these small modifications of the measurement environment the calibration is less accurate at high frequencies. Hence, we expose a method to quantify the error introduced by moving the probe head. A special test structure has been designed using two open structures with different distances between the probes, see Figure 1. First, the impedance of the Open structure A is measured. Then, the left probe is moved away along the

26 lower frequencies by 15 GHz and raised by 0.5 ms (~50%) between the two measurements. The graph also shows a modification in the behaviour of the test structure s electrical characteristic above 50 GHz. There is a drop in the capacitance value. This result is not-physical because the test structure is still the same! As a conclusion, above 50 GHz, a probe movement can introduce measurement errors. This can be critical because the line measurement is one of the key-steps during TRL-calibration. Figure 1. Sketch of the probes movement front (up) and top view (down). x-axis as shown by the white arrow on Figure 1. The Open structure B is measured and then the two measurements are compared. On the Figure 2, the admittance (y-parameter) and capacitance for the right probe are shown. This probe is not moved between the two measurements. The admittance is exactly the same for each measurement and the capacitance has the same behaviour, only an offset is visible. Figure 3 shows the admittance and capacitance for the left port before (red curve) and after the probe movement (blue curve). On this figure, the admittance s maximum is shifted to 3. Coupling between Probes and Test Structures under the Probes Due to the cost of the silicon area, test structures are placed as close as possible to each other. The RF probes are large compared to the pad size, and a part of the probes is right above the neighbouring structures. The structures under the probes make a strong coupling with the RF probes [3]. To quantify this coupling, we carried out the following measurements shown on Figure 4. The red and blue triangles are the RF probes in GSG configuration. The cell called A does not have any coupling under its left probe. The cell called C does not have any coupling under its right probe while the structure B is totally symmetric and has a coupling on both sides. The three measured test-structures are identical and symmetrical (open). Consequently, the measured characteristics should be symmetrical (S 11 1.5 1.0 Y1 cell A Y1 cell B [E-3] 0.5-0.5-1.0-1.5 45.0 C1 cell A C1 cell B [E-15] 42.5 4 37.5 35.0 Figure 2. Port 2 admittance (up) and capacitance (down) before and after left probe move.

27 1.5 Y2 cell A Y2 cell B [E-3] 1.0 0.5-0.5-1.0 45.0 C2 cell A C2 cell B [E-15] 42.5 4 37.5 35.0 Figure 3. Port 1 admittance (up) and capacitance (down) before and after left probe move. S11 mag mag(s.m.22) [DB] - - Figure 4. Placement of the measured test structures. = S 22 ). The difference that we can see is due to the coupling between probe and the neighbour test structures under it. The middle graph of the Figure 5 shows the coupling between probes and test structures under it. Thanks to the symmetry of the structure, the behaviour of the two ports of the cell B is completely symmetrical (S 11 = S 22 ). On the top and bottom graph, we can see that the measurement is no longer symmetrical; this is due to the absence of test structures under the left probe for the first graph and under the right probe for the third one. For on-wafer measurement, the coupling between S11 mag S22 mag [DB] S11 mag S22 mag [DB] - - -0.6 - - -0.6-0.8 Figure 5. Measurement results for the cell A (up), B (middle), C (down).

28 probes and test-structures can be controlled by the insertion of dummies on the first and the last column of the chip. E.g. Single port calibration standards can be inserted in those columns. Another question arises here. Usually the calibration is done with an ISS-standard substrate. The surface of this calibration substrate is completely different compared to the wafer surface and consequently the coupling during calibration is different compared to the measurement. The only solution to correct for the coupling is to use onwafer calibration structures and no longer use the ISSstandard. 4. Open-Short De-Embedding Limitation During the high frequency measurement of a large multifinger transistor (HBT), the S 11 (Figure 6) shows a nonphysical behaviour after the de-embedding with the Open-Short methodology (OS). The impedance (represented by the magnitude of S11) is higher after the de-embedding (red line) because the losses (especially through the pads) are compensated. The Figure 6 also shows that the de-embedded magnitude is increasing with frequency after 60 GHz which is not physical for the measured input impedance of the HBT. This non-physical behaviour is due to over compensation of the pad capacitance during de-embedding. In order to validate this hypothesis, EM simulation has been carried out. The methodology is explained on Figure 7. First, an inductance is simulated with HFSS without the back-end. From a technical point of view, when using an electromagnetic simulator, it is not possible to define a port near a discontinuity. A work-around was to add a short line, make the simulation of the whole structure and then to remove the short line using the standard de-embedding procedure. This is represented on the first line of the Figure 7. In a second step, the same inductance is simulated with the back-end (see second line of Figure 7). A Short and an Open are also simulated and the OS de-embedding is performed. The simulation results are shown on Figure 8, upper part: magnitude, lower part: phase. The simulation results of the inductance without backend are given by the red curve. The simulation results of the inductance after OS de-embedding are given by the blue curve. Theoretically, a perfect superposition of the red and blue curves is expected, but a large difference appears above 40 GHz, especially for the magnitude. A similar increase of the magnitude in the high frequency range is visible as already before seen during measurements (Figure 6, red line). We can conclude that above 60 GHz, the OS de-embedding introduces a non negligible error. For accurate measurements, a new de-embedding method is needed. The 6 dummies method developed in [2] and [6] is highly recommended in this frequency range. 5. Conclusions High frequency calibration and de-embedding techniques have been analyzed and their validity range has been checked: 1) the TRL calibration need the measurements of two different line lengths introducing the movement of the probe-heads for on wafer-measurements. This movement can introduce errors and make the calibration less precise above 40 GHz. 2) the coupling between the probe-heads and the underlying wafer-surface introduces an error when the structures on the wafer that are under the probe-heads are not identical. A work around is to pay particular attention when designing the test-structures to take this effect into account. The most widely used de-embedding technique (Open- Short) introduces major errors in measurement above 60 GHz. The 6 dummies method developed in [6] is highly recommended above this frequency range. Figure 6. Magnitude (up) of a transistor S11 without OS (blue line) and after OS (red line). Figure 7. The five structures simulated with HFSS and the two methods of extraction.

29 Figure 8. Simulation magnitude (up) and phase (down) of an inductance; intrinsic (red) and extracted with OS deembedding (blue). 6. Acknowledgements This work is part of the DotSeven project supported by the European Commission through the Seventh Framework Program for Research and Technological Development. The authors would like to thank STMicroelectronics for wafer supply. Campidelli, L. Depoyan, G. Troillard, M. Buczko, D. Gloria, D. Céli, C. Gaquiere and A. Chantre, A Conventional Double-Polysilicon FSA-SEG Si/SiGe:C HBT Reaching 400 GHz fmax, IEEE Bipolar/BiCMOS Circuits and Technology Meeting, Capri, 12-14 October 2009, pp. 1-4. [2] N. Derrier, A. Rumiantsev and D. Celi, State-of-the-Art and Future Perspectives in Calibration and De-Embedding Techniques for Characterization of Advanced SiGe HBTs Featuring Sub-THz ft/fmax, 2012 IEEE Bipolar/ BiCMOS Circuits and Technology Meeting (BCTM), Portland, 30 September-3 October 2012, pp. 1-8. [3] J. Bazzi, C. Raya, A. Curutchet and T. Zimmer, Investigation of High Frequency Coupling between Probe Tips and Wafer Surface, IEEE Bipolar/BiCMOS Circuits and Technology Meeting, Capri, 12-14 October 2009, pp. 87-90. [4] J. Bazzi, Caractérisation des Transistors Bipolaires à Hétérojonction SiGe à très Hautes Fréquences, Ph.D. Thesis, University of Bordeaux 1, Bordeaux, 2011. [5] J. P. Mondal and T.-H. Chen, Propagation Constant Determination in Microwave Fixture De-Embedding Procedure, IEEE Transactions on Microwave Theory and Techniques, Vol. 36, No. 4, 1988, pp. 706-714,. http://dx.doi.org/10.1109/22.3575 [6] C. Raya, Modélisation et Optimisation de Transistors Bipolaires à Hétérojonction Si/SiGeC Ultra Rapides Pour Applications Millimétriques, Ph.D. Thesis, University of Bordeaux 1, Bordeaux, 2008. REFERENCES [1] P. Chevalier, F. Pourchon, T. Lacave, G. Avenier, Y.