Complete, 12-Bit, 45 MHz CCD Signal Processor ADDI7100

Similar documents
Complete 10-Bit and 12-Bit, 25 MHz CCD Signal Processors AD9943/AD9944

Complete 10-Bit, 25 MHz CCD Signal Processor AD9943

Complete 12-Bit 40 MHz CCD Signal Processor AD9945

Complete 10-Bit/12-Bit, 25 MHz CCD Signal Processor AD9943/AD9944

Complete 12-Bit 40 MHz CCD Signal Processor AD9945

Complete 14-Bit, 56 MSPS Imaging Signal Processor AD9941

Complete 14-Bit 30 MSPS CCD Signal Processor AD9824

Complete 12-Bit 30 MSPS CCD Signal Processor AD9845B

Precision Timing Core

12-Bit CCD Signal Processor with Precision Timing Core AD9949

CCD Signal Processor For Electronic Cameras AD9801

Precision Timing Generator

10 GHz to 26 GHz, GaAs, MMIC, Double Balanced Mixer HMC260ALC3B

CCD SIGNAL PROCESSOR FOR DIGITAL CAMERAS

MAX11503 BUFFER. Σ +6dB BUFFER GND *REMOVE AND SHORT FOR DC-COUPLED OPERATION

Features. = +25 C, Vdd = +7V, Idd = 820 ma [1]

V6118 EM MICROELECTRONIC - MARIN SA. 2, 4 and 8 Mutiplex LCD Driver

6 GHz to 26 GHz, GaAs MMIC Fundamental Mixer HMC773A

CCD Signal Processor with Precision Timing Generator AD9929

10-Bit 40 MSPS CCD Signal Processor with Integrated Timing Driver AD9847

1.5 GHz to 4.5 GHz, GaAs, MMIC, Double Balanced Mixer HMC213BMS8E

Power Supply and Watchdog Timer Monitoring Circuit ADM9690

GaAs, MMIC Fundamental Mixer, 2.5 GHz to 7.0 GHz HMC557A

Features. = +25 C, Vs = 5V, Vpd = 5V

DATASHEET EL1883. Features. Applications. Ordering Information. Demo Board. Pinout. Sync Separator with Horizontal Output. FN7010 Rev 2.

Features. Parameter Min. Typ. Max. Min. Typ. Max. Units

DATASHEET EL4583A. Features. Applications. Pinout. Ordering Information. Sync Separator, 50% Slice, S-H, Filter, HOUT. FN7503 Rev 2.

CMOS, 330 MHz Triple 8-Bit High Speed Video DAC ADV7125

3 V/5 V, 450 μa 16-Bit, Sigma-Delta ADC AD7715

ML6428. S-Video Filter and 75Ω Line Drivers with Summed Composite Output. Features. General Description. Block Diagram Σ BUFFER.

DATASHEET EL4583. Features. Applications. Ordering Information. Pinout. Sync Separator, 50% Slice, S-H, Filter, HOUT. FN7173 Rev 4.

CCD Signal Processor with Vertical Driver and Precision Timing Generator AD9925

EL4583. Features. Sync Separator, 50% Slice, S-H, Filter, H OUT. Applications. Ordering Information. Pinout FN Data Sheet March 28, 2013

Features. PFD Output Voltage 2000 mv, Pk - Pk. PFD Gain Gain = Vpp / 2π Rad khz 100 MHz Square Wave Ref.

OBSOLETE. CMOS 80 MHz Monolithic (18) Color Palette RAM-DACs ADV478/ADV471

Features. Parameter Min. Typ. Max. Units

CCD Signal Processor with V-Driver and Precision Timing Generator AD9923A

HMC613LC4B POWER DETECTORS - SMT. SUCCESSIVE DETECTION LOG VIDEO AMPLIFIER (SDLVA), GHz

Quadruple, 2:1, Mux Amplifiers for Standard-Definition and VGA Signals

CMOS, 330 MHz Triple 10-Bit high Speed Video DAC ADV7123

XRD98L59 CCD Image Digitizers with CDS, PGA and 10-Bit A/D

MAX7461 Loss-of-Sync Alarm

4-Channel Video Reconstruction Filter

LMH0344 3Gbps HD/SD SDI Adaptive Cable Equalizer

Low Power, 16-Bit Buffered Sigma-Delta ADC AD7790

Features. Parameter Min. Typ. Max. Units

3 V/5 V, ±10 V Input Range, 1 mw 3-Channel 16-Bit, Sigma-Delta ADC AD7707

Component Analog TV Sync Separator

LDS Channel Ultra Low Dropout LED Driver FEATURES APPLICATION DESCRIPTION TYPICAL APPLICATION CIRCUIT

CDK3402/CDK bit, 100/150MSPS, Triple Video DACs

74F273 Octal D-Type Flip-Flop

DATASHEET ISL Features. Applications. Ordering Information. Typical Application Circuit. MMIC Silicon Bipolar Broadband Amplifier

ADC0804C, ADC BIT ANALOG-TO-DIGITAL CONVERTERS WITH DIFFERENTIAL INPUTS

EL1881. Features. Sync Separator, Low Power. Applications. Pinout. Demo Board. Data Sheet September 15, 2011 FN7018.2

EVALUATION KIT AVAILABLE Multirate SMPTE SD/HD Cable Driver with Selectable Slew Rate TOP VIEW +3.3V. 10nF IN+ IN- MAX3812 SD/HD GND RSET +3.

EVALUATION KIT AVAILABLE +3.0V to +5.5V, 125Mbps to 266Mbps Limiting Amplifiers with Loss-of-Signal Detector V CC FILTER.

SUNSTAR 微波光电 TEL: FAX: v HMC750LP4 / 750LP4E 12.5 Gbps LIMITING AMPLIFIER

LMH0002 SMPTE 292M / 259M Serial Digital Cable Driver

Video Filter Amplifier with SmartSleep and Y/C Mixer Circuit

DATASHEET HA457. Features. Applications. Ordering Information. Pinouts. 95MHz, Low Power, AV = 2, 8 x 8 Video Crosspoint Switch

3 V/5 V, CMOS, 500 A Signal Conditioning ADC AD7714

FMS3810/3815 Triple Video D/A Converters 3 x 8 bit, 150 Ms/s

EVALUATION KIT AVAILABLE 12.5Gbps Settable Receive Equalizer +2.5V +3.3V V CC1 V CC. 30in OF FR-4 STRIPLINE OR MICROSTRIP TRANSMISSION LINE SDI+ SDI-

ZR x1032 Digital Image Sensor

4-Channel Video Filter for RGB and CVBS Video

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

FUNCTIONAL BLOCK DIAGRAM DV DD DGND REFIN(+) REFIN( ) REFERENCE DETECT AIN1 AIN2 AIN3 AIN4 AINCOM DOUT/RDY DIN SCLK CS SYNC BPDSW MUX PGA Σ-Δ ADC

4-Channel, 4.8 khz, Ultralow Noise, 24-Bit Sigma-Delta ADC with PGA AD7193

Maintenance/ Discontinued

NT Output LCD Segment/Common Driver NT7701. Features. General Description. Pin Configuration 1 V1.0

DESCRIPTION FEATURES APPLICATIONS. LTC7543/LTC8143 Improved Industry Standard Serial 12-Bit Multiplying DACs TYPICAL APPLICATION

Ultrasound Variable-Gain Amplifier MAX2035

OBSOLETE HMC908LC5 MIXERS - I/Q MIXERS, IRMS & RECEIVERS - SMT. GaAs MMIC I/Q DOWNCONVERTER 9-12 GHz. Typical Applications. Functional Diagram

OBSOLETE FUNCTIONAL BLOCK DIAGRAM 256-COLOR/GAMMA PALETTE RAM. RED 256 x 10. GREEN 256 x 10 CONTROL REGISTERS PIXEL MASK REGISTER TEST REGISTERS MODE

MACH130-15/20. Lattice/Vantis. High-Density EE CMOS Programmable Logic

3-Channel 8-Bit D/A Converter

DATASHEET ISL Features. Ordering Information. Applications. Typical Application Circuit. MMIC Silicon Bipolar Broadband Amplifier

3 V/5 V, CMOS, 500 A Signal Conditioning ADC AD7714

Low Power, 16-Bit Buffered Sigma-Delta ADC AD7790

HMC958LC5 HIGH SPEED LOGIC - SMT. Typical Applications. Features. Functional Diagram. General Description

MACH220-10/12/15/20. Lattice Semiconductor. High-Density EE CMOS Programmable Logic DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION BLOCK DIAGRAM

HCF4054B 4 SEGMENT LIQUID CRYSTAL DISPLAY DRIVER WITH STROBED LATCH FUNCTION

INTEGRATED CIRCUITS DATA SHEET. TDA4510 PAL decoder. Product specification File under Integrated Circuits, IC02

HMC576LC3B MULTIPLIERS - ACTIVE - SMT. SMT GaAs MMIC x2 ACTIVE FREQUENCY MULTIPLIER, GHz OUTPUT. Features. Typical Applications

Features. = +25 C, LO = 0 dbm, Vcc = Vcc1, 2, 3 = +5V, G_Bias = +2.5V *

Graphics Video Sync Adder/Extractor

Chrontel CH7015 SDTV / HDTV Encoder

192-Bit, 360 MHz True-Color Video DAC with Onboard PLL ADV7129

GS1524 HD-LINX II Multi-Rate SDI Adaptive Cable Equalizer

CAT Channel Ultra High Efficiency LED Driver with 32 Dimming Levels

Obsolete Product(s) - Obsolete Product(s)

Features. = +25 C, LO = 0 dbm, Vcc = Vcc1, 2, 3 = +5V, G_Bias = +2.5V *

ADL5904. DC to 6 GHz, 45 db TruPwr Detector with Envelope Threshold Detection. Data Sheet FEATURES FUNCTIONAL BLOCK DIAGRAM ENBL 4 APPLICATIONS

Photodiode Detector with Signal Amplification

L9822E OCTAL SERIAL SOLENOID DRIVER

LM MHz RGB Video Amplifier System with OSD

12-Bit CCD Signal Processor with V-Driver and Precision Timing Generator AD9920A

AN-822 APPLICATION NOTE

OBSOLETE HMC215LP4 / 215LP4E. GaAs MMIC MIXER w/ INTEGRATED LO AMPLIFIER, GHz. Typical Applications. Features. Functional Diagram

SN54273, SN54LS273, SN74273, SN74LS273 OCTAL D-TYPE FLIP-FLOP WITH CLEAR

Transcription:

Data Sheet FEATURES Pin-compatible upgrade for the AD9945 45 MHz correlated double sampler (CDS) with variable gain 6 db to 42 db, 10-bit variable gain amplifier (VGA) Low noise optical black clamp circuit Preblanking function 12-bit, 45 MHz ADC No missing codes guaranteed 3-wire serial digital interface 3 V single-supply operation Space-saving, 32-lead, 5 mm 5 mm LFCSP APPLICATIONS Digital still cameras Digital video camcorders PC cameras Portable CCD imaging devices CCTV cameras Complete, 12-Bit, 45 MHz CCD Signal Processor GENERAL DESCRIPTION The is a complete analog signal processor for chargecoupled device (CCD) applications. It features a 45 MHz, single-channel architecture designed to sample and condition the outputs of interlaced and progressive scan area CCD arrays. The signal chain for the consists of a correlated double sampler (CDS), a digitally controlled variable gain amplifier (VGA), a black level clamp, and a 12-bit ADC. The internal registers are programmed through a 3-wire serial digital interface. Programmable features include gain adjustment, black level adjustment, input clock polarity, and power-down modes. The operates from a single 3 V power supply, typically dissipates 125 mw, and is packaged in a space-saving, 32-lead LFCSP. FUNCTIONAL BLOCK DIAGRAM REFT REFB PBLK 3dB, 0dB, +3dB, +6dB 6dB TO 42dB BAND GAP REFERENCE DRVDD DRVSS CCDIN CDS VGA 12-BIT ADC 12 DOUT D0 TO D11 CLP AVDD AVSS 10 CLPOB CONTROL REGISTERS DIGITAL INTERFACE INTERNAL TIMING DVDD DVSS VD SL SCK SDATA SHP SHD DATACLK 07608-001 Figure 1. Rev. E Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 2008 2017 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

TABLE OF CONTENTS Features... 1 Applications... 1 General Description... 1 Functional Block Diagram... 1 Revision History... 2 Specifications... 3 General Specifications... 3 Digital Specifications... 3 System Specifications... 4 Timing Specifications... 5 Absolute Maximum Ratings... 7 Thermal Resistance... 7 ESD Caution... 7 Pin Configuration and Function Descriptions... 8 Typical Performance Characteristics... 9 Equivalent Input Circuits... 10 Data Sheet Terminology... 11 Circuit Description and Operation... 12 DC Restore... 12 Correlated Double Sampler (CDS)... 12 Optical Black Clamp... 12 Analog-to-Digital Converter (ADC)... 13 Variable Gain Amplifier (VGA)... 13 Digital Data Outputs... 13 Applications Information... 14 Initial Power-On Sequence... 15 Grounding and Decoupling Recommendations... 15 Serial Interface Timing... 16 Complete Register Listing... 17 Outline Dimensions... 19 Ordering Guide... 19 REVISION HISTORY 12/2017 Rev. D to Rev. E Changed CP-32-7 to CP-32-2... Throughout Updated Outline Dimensions... 19 Changes to Ordering Guide... 19 1/2017 Rev. C to Rev. D Changes to Figure 5 and Table 7... 8 Changes to Figure 15... 14 Updated Outline Dimensions... 19 Changes to Ordering Guide... 19 6/2010 Rev. B to Rev. C Changes to 0x0D Description and 0xFF Description in Table 8... 18 Changes to Figure 9 Caption... 10 Changes to Optical Black Clamp Section... 12 Changes to Initial Power-On Sequence Section... 15 Changes to Figure 16... 16 Changes to Table 8... 17 2/2009 Rev. 0 to Rev. A Changes to Serial Interface Timing Section... 16 Changes to Figure 16 and Figure 17... 16 10/2008 Revision 0: Initial Version 9/2009 Rev. A. to Rev. B Changes to Features Section... 1 Changed Power-Down Mode to Full Standby Mode, Table 1... 3 Moved Timing Diagrams Section... 5 Changes to Table 4, Figure 3, and Figure 4... 5 Rev. E Page 2 of 20

Data Sheet SPECIFICATIONS GENERAL SPECIFICATIONS TMIN to TMAX, AVDD = DVDD = DRVDD = 3 V, fsamp = 45 MHz, unless otherwise noted. Table 1. Parameter Min Typ Max Unit TEMPERATURE RANGE Operating 25 +85 C Storage 65 +150 C POWER SUPPLY VOLTAGE Analog, Digital, Digital Driver 2.7 3.6 V POWER CONSUMPTION Normal Operation 125 mw Full Standby Mode 1 mw MAXIMUM CLOCK RATE 45 MHz DIGITAL SPECIFICATIONS DRVDD = DVDD = 2.7 V, CL = 20 pf, unless otherwise noted. Table 2. Parameter Symbol Min Typ Max Unit LOGIC INPUTS High Level Input Voltage VIH 2.1 V Low Level Input Voltage VIL 0.6 V High Level Input Current IIH 10 µa Low Level Input Current IIL 10 µa Input Capacitance CIN 10 pf LOGIC OUTPUTS High Level Output Voltage, IOH = 2 ma VOH 2.2 V Low Level Output Voltage, IOL = 2 ma VOL 0.5 V Rev. E Page 3 of 20

Data Sheet SYSTEM SPECIFICATIONS TMIN to TMAX, AVDD = DVDD = DRVDD = 3 V, fsamp = 45 MHz, unless otherwise noted. Table 3. Parameter Test Conditions/Comments Min Typ Max Unit CDS Input characteristics definition 1 Allowable CCD Reset Transient 0.5 1.2 V CDS Gain Accuracy VGA gain = 6 db (Code 15, default value) 3 db CDS Gain 2.45 2.95 3.45 db 0 db CDS Gain Default setting 5.40 5.90 6.40 db +3 db CDS Gain 8.65 9.15 9.65 db +6 db CDS Gain 11.10 11.60 12.10 db Maximum Input Range Before Saturation 0 db CDS Gain Default setting 1.0 V p-p 3 db CDS Gain 1.4 V p-p +6 db CDS Gain 0.5 V p-p Maximum CCD Black Pixel Amplitude Positive offset definition 1 0 db CDS Gain Default setting 100 +200 mv +6 db CDS Gain 50 +100 mv VARIABLE GAIN AMPLIFIER (VGA) Gain Control Resolution 1024 Steps Gain Monotonicity Guaranteed Gain Range Minimum Gain (VGA Code 15) See Figure 13 for VGA curve 6.0 db Maximum Gain (VGA Code 1023) See Variable Gain Amplifier (VGA) 42.0 db section for VGA gain equation BLACK LEVEL CLAMP MEASURED AT ADC OUTPUT Clamp Level Resolution 2048 Steps Clamp Level Measured at ADC output Minimum Clamp Level (Code 0) 0 LSB Maximum Clamp Level (Code 1023) 511 LSB ADC Resolution 12 Bits Differential Nonlinearity (DNL) 1.0 ±0.5 LSB No Missing Codes Guaranteed Full-Scale Input Voltage 2.0 V VOLTAGE REFERENCE Reference Top Voltage (REFT) 2.0 V Reference Bottom Voltage (REFB) 1.0 V SYSTEM PERFORMANCE Specifications include entire signal chain Gain Accuracy Low Gain (VGA Code 15) 6 db total gain (default CDS, VGA) 5.4 5.9 6.4 db Maximum Gain (VGA Code 1023) 41.4 41.9 42.4 db Peak Nonlinearity, 1 V Input Signal 6 db total gain (default CDS, VGA) 0.1 % Total Output Noise AC grounded input, 6 db total gain 0.8 LSB rms Power Supply Rejection (PSR) Measured with step change on supply 45 db 1 Input signal characteristics are defined as shown in Figure 2. 500mV TYP RESET TRANSIENT 100mV TYP OPTICAL BLACK PIXEL 1V TYP INPUT SIGNAL RANGE Figure 2. Rev. E Page 4 of 20 07608-002

Data Sheet TIMING SPECIFICATIONS CL = 20 pf, fsamp = 45 MHz, unless otherwise noted. See Figure 3, Figure 4, and Figure 16. Table 4. Parameter Symbol Min Typ Max Unit SAMPLE CLOCKS DATACLK, SHP, SHD Clock Period tconv 22 ns DATACLK High/Low Pulse Width tadc 9 11 ns SHP Pulse Width tshp 5.5 ns SHD Pulse Width tshd 5.5 ns CLPOB Pulse Width 1 2 20 Pixels SHP Rising Edge to SHD Falling Edge ts3 5.5 ns SHP Rising Edge to SHD Rising Edge ts1 9 11 tconv ts2 ns SHD Rising Edge to SHP Rising Edge ts2 9 11 tconv ts1 ns SHD Rising Edge to SHP Falling Edge ts4 5.5 ns Internal Clock Delay tid 4 ns DATA OUTPUTS Output Delay tod 15 ns Pipeline Delay 15 Cycles SERIAL INTERFACE Maximum SCK Frequency (Must Not Exceed Pixel Rate) fsclk 40 MHz SL to SCK Setup Time tls 10 ns SCK to SL Hold Time tlh 10 ns SDATA Valid to SCK Rising Edge Setup tds 10 ns SCK Rising Edge to SDATA Valid Hold tdh 10 ns 1 Minimum CLPOB pulse width is for functional operation only. Wider typical pulses are recommended to achieve low noise clamp performance. Timing Diagrams CCD SIGNAL (CCDIN) PIXEL N PIXEL N + 1 PIXEL N + 2 PIXEL N + 14 PIXEL N + 15 t ID t ID SHP t S3 t S4 t S1 t S2 t CONV SHD DATACLK t OD OUTPUT DATA N 15 N 14 N 13 N 1 N NOTES 1. RECOMMENDED PLACEMENT FOR DATACLK RISING (ACTIVE) EDGE IS NEAR THE SHP OR SHD RISING (ACTIVE) EDGE. THE BEST LOCATION FOR LOWEST NOISE WILL BE SYSTEM DEPENDENT. 2. CCD SIGNAL IS SAMPLED AT SHP AND SHD RISING EDGES. Figure 3. CCD Sampling Timing (Default Polarity Settings) 07608-012 Rev. E Page 5 of 20

Data Sheet EFFECTIVE PIXELS OPTICAL BLACK PIXELS HORIZONTAL BLANKING DUMMY PIXELS EFFECTIVE PIXELS CCD SIGNAL (CCDIN) CLPOB ACTIVE PBLK ACTIVE OUTPUT DATA EFFECTIVE PIXEL DATA OB PIXEL DATA DUMMY BLACK EFFECTIVE DATA NOTES 1. CLPOB AND PBLK SHOULD BE ALIGNED WITH THE CCD SIGNAL INPUT (CCDIN). CLPOB WILL OVERWRITE PBLK. PBLK WILL NOT AFFECT CLAMP OPERATION IF OVERLAPPING WITH CLPOB. 2. PBLK SIGNAL IS OPTIONAL. KEEP THE PBLK PIN IN THE INACTIVE STATE IF NOT USED. 3. DIGITAL OUTPUT DATA WILL BE ALL ZEROS DURING PBLK. OUTPUT DATA LATENCY IS FIFTEEN DATACLK CYCLES. Figure 4. Typical Clamp Timing (Default Polarity Settings) 07608-013 Rev. E Page 6 of 20

Data Sheet ABSOLUTE MAXIMUM RATINGS Table 5. Parameter Rating AVDD to AVSS 0.3 V to +3.9 V DVDD to DVSS 0.3 V to +3.9 V DRVDD to DRVSS 0.3 V to +3.9 V Digital Outputs to DRVSS 0.3 V to DRVDD + 0.3 V SHP, SHD, DATACLK to DVSS 0.3 V to DVDD + 0.3 V CLPOB, PBLK to DVSS 0.3 V to DVDD + 0.3 V SCK, SL, SDATA to DVSS 0.3 V to DVDD + 0.3 V REFT, REFB, CCDIN to AVSS 0.3 V to AVDD + 0.3 V Junction Temperature 150 C Lead Temperature (10 sec) 300 C Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. THERMAL RESISTANCE θja is specified for a device with the exposed bottom pad soldered to the circuit board ground. Table 6. Thermal Resistance Package Type θja Unit 32-Lead LFCSP 27.7 C/W ESD CAUTION Rev. E Page 7 of 20

Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS D1 D0 NC NC VD SCK SL D2 D3 D4 D5 D6 D7 D8 D9 1 2 3 4 5 6 7 8 24 23 22 21 20 19 18 17 REFB REFT CCDIN AVSS AVDD SHD SHP CLPOB 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 TOP VIEW (Not to Scale) D10 D11 DRVDD DRVSS DVDD DATACLK DVSS PBLK NOTES 1. IT IS RECOMMENDED THAT THE EXPOSED PAD BE SOLDERED TO THE GROUND PLANE OF THE PCB. 2. NC = NO CONNECT. THIS PIN IS NOT INTERNALLY CONNECTED. Figure 5. Pin Configuration Table 7. Pin Function Descriptions Pin No. Mnemonic Type 1 Description 1 to 10 D2 to D11 DO Digital Data Outputs. 11 DRVDD P Digital Output Driver Supply. 12 DRVSS P Digital Output Driver Ground. 13 DVDD P Digital Supply. 14 DATACLK DI Digital Data Output Latch Clock. 15 DVSS P Digital Supply Ground. 16 PBLK DI Preblanking Clock Input. 17 CLPOB DI Black Level Clamp Clock Input. 18 SHP DI CDS Sampling Clock for CCD Reference Level. 19 SHD DI CDS Sampling Clock for CCD Data Level. 20 AVDD P Analog Supply. 21 AVSS P Analog Ground. 22 CCDIN AI Analog Input for CCD Signal. 23 REFT AO ADC Top Reference Voltage Decoupling. 24 REFB AO ADC Bottom Reference Voltage Decoupling. 25 SL DI Serial Digital Interface Load Pulse. 26 SDATA DI Serial Digital Interface Data Input. 27 SCK DI Serial Digital Interface Clock Input. 28 VD DI Vertical Sync Input. Controls the update time of VD-updated registers. If this pin is not needed, it should be tied to GND. 29, 30 NC NC No Connect. The pin is not internally connected. 31, 32 D0, D1 DO Digital Data Output. EPAD Exposed Pad. It is recommended that the exposed pad be soldered to the ground plane of the printed circuit board (PCB). 1 AI = analog input, AO = analog output, DI = digital input, DO = digital output, P = power, and NC = no connect. 07608-003 Rev. E Page 8 of 20

Data Sheet TYPICAL PERFORMANCE CHARACTERISTICS 200 3 180 2 POWER (mw) 160 140 120 100 80 3.6V 3.0V 2.7V INL (LSB) 1 0 1 2 60 40 3 20 4 0 10 22 36 45 SAMPLE RATE (MHz) 07608-018 5 1 523 1045 1567 2089 2611 3133 3655 262 784 1306 1828 2350 2872 3394 3916 CODE 07608-017 Figure 6. Power vs. Sample Rate Figure 8. Typical INL Performance 0.5 0.4 0.3 0.2 0.1 DNL (LSB) 0 0.1 0.2 0.3 0.4 0.5 0.6 1 539 1077 1615 2153 2691 3229 3767 270 808 1346 1884 2422 2960 3498 4036 CODE 07608-016 Figure 7. Typical DNL Performance Rev. E Page 9 of 20

Data Sheet EQUIVALENT INPUT CIRCUITS DVDD AVDD INPUT 330Ω 60Ω DVSS 07608-004 AVSS AVSS 07608-006 Figure 9. Digital Inputs SHP, SHD, DATACLK, CLPOB, PBLK, SCK, SL, SDATA, and VD Figure 11. CCDIN (Pin 22) DVDD DRVDD DATA THREE- STATE D[0:11] DVSS Figure 10. Data Outputs DRVSS 07608-005 Rev. E Page 10 of 20

Data Sheet TERMINOLOGY Differential Nonlinearity (DNL) An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Therefore, every code must have a finite width. No missing codes guaranteed to 12-bit resolution indicates that all 4096 codes, respectively, must be present over all operating conditions. Peak Nonlinearity Peak nonlinearity, a full signal chain specification, refers to the peak deviation of the output of the from a true straight line. The point used as zero scale occurs 0.5 LSB before the first code transition. Positive full scale is defined as a level that is 1.5 LSB beyond the last code transition. The deviation is measured from the middle of each particular output code to the true straight line. The error is then expressed as a percentage of the 2 V ADC full-scale signal. The input signal is always gained appropriately to fill the full-scale range of the ADC. Total Output Noise The rms output noise is measured using histogram techniques. The standard deviation of the ADC output codes is calculated in LSBs and represents the rms noise level of the total signal chain at the specified gain setting. The output noise can be converted to an equivalent voltage, using the relationship 1 LSB = (ADC Full Scale/2 N codes) where N is the bit resolution of the ADC. For example, 1 LSB of the is 0.5 mv. Power Supply Rejection (PSR) PSR is measured with a step change applied to the supply pins. This represents a very high frequency disturbance on the power supply of the. The PSR specification is calculated from the change in the data outputs for a given step change in the supply voltage. Internal Delay for SHP/SHD The internal delay (also called aperture delay) is the time delay that occurs from the time a sampling edge is applied to the until the actual sample of the input signal is held. Both SHP and SHD sample the input signal during the transition from low to high; therefore, the internal delay is measured from the rising edge of each clock to the instant that the actual internal sample is taken. Rev. E Page 11 of 20

Data Sheet CIRCUIT DESCRIPTION AND OPERATION DC RESTORE 0.1µF CCDIN SHP 3dB, 0dB, +3dB, +6dB CDS 6dB TO 42dB VGA PBLK DCBYP INTERNAL V REF 12-BIT ADC 2V FULL SCALE DATA OUTPUT LATCH 12 DATACLK DOUT D0 TO D11 SHP SHD 10 DAC OPTICAL BLACK CLAMP CLPOB PBLK CLPOB VGA GAIN REGISTER DIGITAL FILTERING Figure 12. CCD Mode Block Diagram 11 CLAMP LEVEL REGISTER BLANK TO ZERO OR CLAMP LEVEL 07608-010 The signal processing chain is shown in Figure 12. Each processing step is essential for achieving a high quality image from the raw CCD pixel data. DC RESTORE To reduce the large dc offset of the CCD output signal, a dc restore circuit is used with an external 0.1 μf series coupling capacitor. This circuit restores the dc level of the CCD signal to approximately 1.5 V, which is compatible with the 3 V supply of the. CORRELATED DOUBLE SAMPLER (CDS) The CDS circuit samples each CCD pixel twice to extract video information and to reject low frequency noise. The timing shown in Figure 3 illustrates how the two CDS clocks, SHP and SHD, are used to sample the reference level and the data level, respectively, of the CCD signal. The CCD signal is sampled on the rising edges of SHP and SHD. Placement of these two clock signals is critical for achieving the best performance from the CCD. An internal SHP/SHD delay (tid) of 4 ns is caused by internal propagation delays. OPTICAL BLACK CLAMP The optical black clamp loop removes residual offsets in the signal chain and tracks low frequency variations in the CCD black level. During the optical black (shielded) pixel interval on each line, the ADC output is compared with the fixed black level reference selected by the user in the clamp level register (Address 0x04). The resulting error signal is filtered to reduce noise, and the correction value is applied to the ADC input through a DAC. Normally, the optical black clamp loop is turned on once per horizontal line, but this loop can be updated more slowly to suit a particular application. If external digital clamping is used during postprocessing, optical black clamping for the can be disabled using Address 0x00, Bit 2. When the optical black clamp loop is disabled, the clamp level register can still be used to provide programmable offset adjustment. Note that if the CLPOB is disabled, higher VGA gain settings reduce the dynamic range because the uncorrected offset in the signal path is amplified. Horizontal timing is shown in Figure 4. Align the CLPOB pulse with the optical black pixels of the CCD. It is recommended that the CLPOB pulse be used during valid CCD dark pixels. It is recommended that the CLPOB pulse should be 20 pixels wide to minimize clamp noise. Shorter pulse widths can be used, but the ability of the loop to track low frequency variations in the black level is reduced. Rev. E Page 12 of 20

Data Sheet ANALOG-TO-DIGITAL CONVERTER (ADC) The uses a high performance ADC architecture optimized for high speed and low power. Differential nonlinearity (DNL) performance is typically better than 0.5 LSB. The ADC uses a 2 V full-scale input range. VARIABLE GAIN AMPLIFIER (VGA) The VGA stage provides a gain range of 6 db to 42 db, programmable with 10-bit resolution through the serial digital interface. The minimum gain of 6 db is needed to match a 1 V input signal with the ADC full-scale range of 2 V. A plot of the VGA gain curve is shown in Figure 13. VGA Gain (db) = (VGA Code 0.0358 db) + 5.4 db where Code is in the range of 0 to 1023. 42 DIGITAL DATA OUTPUTS By default, the digital output data is latched by the rising edge of the DATACLK input. Output data timing is shown in Figure 3. It is also possible to make the output data latch transparent, immediately validating the data outputs from the ADC. Setting the DOUTLATCH register (Address 0x01[5]) to 1 configures the latch as transparent. The data outputs can also be disabled by setting the DOUT_OFF register (Address 0x01[4]) to 1. 36 VGA GAIN (db) 30 24 18 12 6 0 127 255 383 511 639 767 895 1023 VGA GAIN REGISTER MODE Figure 13. VGA Gain Curve 07608-011 Rev. E Page 13 of 20

APPLICATIONS INFORMATION The is a complete analog front-end (AFE) product for digital still camera and camcorder applications. As shown in Figure 14, the CCD image (pixel) data is buffered and sent to the analog input through a series input capacitor. The performs the dc restoration, CDS sampling, gain adjustment, black level correction, and analog-to-digital conversion. The digital output data of the is then Data Sheet processed by the image processing ASIC. The internal registers of the used to control gain, offset level, and other functions are programmed by the ASIC or by a microprocessor through a 3-wire serial digital interface. A system timing generator provides the clock signals for both the CCD and the AFE (see Figure 14). CCD V OUT 0.1µF ADC OUT CCDIN REGISTER DATA DIGITAL OUTPUTS SERIAL INTERFACE DIGITAL IMAGE PROCESSING ASIC V-DRIVER BUFFER CCD TIMING CDS/CLAMP TIMING TIMING GENERATOR 07608-014 Figure 14. System Applications Diagram SERIAL INTERFACE 3 VD OUTPUT FROM ASIC/DSP (SHOULD BE GROUNDED IF NOT USED.) D0 D1 NC NC VD SCK SDATA SL 32 31 30 29 28 27 26 25 D2 1 D3 2 D4 3 D5 4 D6 5 D7 6 D8 7 PIN 1 IDENTIFIER TOP VIEW (Not to Scale) 24 REFB 23 REFT 22 CCDIN 21 AVSS 20 AVDD 19 SHD 18 SHP 1.0µF 1.0µF 0.1µF 0.1µF CCDIN 3V ANALOG SUPPLY D9 8 17 CLPOB 9 10 11 12 13 14 15 16 D10 D11 DRVDD DRVSS DVDD DATACLK DVSS PBLK DATA OUTPUTS 12 5 CLOCK INPUTS 3V DRIVER SUPPLY 3V ANALOG SUPPLY 0.1µF 0.1µF NC = NO CONNECT. THIS PIN IS NOT INTERNALLY CONNECTED, CAN BE TIED TO GROUND OR LEFT FLOATING. Figure 15. Recommended Circuit Configuration for CCD Mode 07608-015 Rev. E Page 14 of 20

Data Sheet INITIAL POWER-ON SEQUENCE After power-on, the automatically resets all internal registers to default values. Settling of the internal voltage reference takes approximately 1 ms to complete. During this time, normal clock signals and serial write operations can take place, but valid output data do not occur until the reference is fully settled. When loading the desired register settings, the STARTUP register (Address 0x05[1:0]) must be set to 0x3. GROUNDING AND DECOUPLING RECOMMENDATIONS As shown in Figure 15, a single ground plane is recommended for the. This ground plane should be as continuous as possible to ensure that all analog decoupling capacitors provide the lowest possible impedance path between the power and bypass pins and their respective ground pins. Place all decoupling capacitors as close as possible to the package pins. A single clean power supply is recommended for the, but a separate digital driver supply can be used for DRVDD (Pin 11). Always decouple DRVDD to DRVSS (Pin 12), which should be connected to the analog ground plane. The advantages of using a separate digital driver supply include using a lower voltage (2.7 V) to match levels with a 2.7 V ASIC, and reducing digital power dissipation and potential noise coupling. If the digital outputs must drive a load larger than 20 pf, buffering is the recommended method to reduce digital code transition noise. Alternatively, placing series resistors close to the digital output pins may also help to reduce noise. Note that the exposed pad on the bottom of the package should be soldered to the ground plane of the printed circuit board. Rev. E Page 15 of 20

SERIAL INTERFACE TIMING All internal registers are accessed through a 3-wire serial interface. Each register consists of an 8-bit address and a 16-bit data-word. Both the address and the data-word are written starting with the LSB. To write to each register, a 24-bit operation is required, as shown in Figure 16. Although many data-words are fewer than 16 bits wide, all 16 bits must be written for each register. For example, if the data-word is only eight bits wide, the upper eight bits are don t care bits and must be filled with zeros during the serial write operation. If fewer than 16 data bits are written, the register is not updated with new data. Data Sheet Figure 17 shows a more efficient way to write to the registers, using the address autoincrement capability. Using this method, the lowest desired address is written first, followed by multiple 16-bit data-words. Each data-word is automatically written to the address of the next highest register. By eliminating the need to write each address, faster register loading is achieved. Continuous write operations can start with any register location. 8-BIT ADDRESS 16-BIT DATA SDATA A0 A1 A2 A3 A4 A5 A6 A7 D0 D1 D2 D3 D13 D14 D15 t DS t DH SCK 1 2 3 4 5 6 7 8 9 10 11 12 22 23 24 t LS t LH SL NOTES 1. SDATA BITS ARE LATCHED ON SCK RISING EDGES. SCK CAN IDLE HIGH OR LOW BETWEEN WRITE OPERATIONS. 2. ALL 24 BITS MUST BE WRITTEN: 8 BITS FOR ADDRESS AND 16 BITS FOR DATA. 3. IF THE REGISTER LENGTH IS LESS THAN 16 BITS, THEN ZEROS MUST BE USED TO COMPLETE THE 16-BIT DATA LENGTH. 4. NEW DATA VALUES ARE UPDATED IN THE SPECIFIED REGISTER LOCATION AT DIFFERENT TIMES, DEPENDING ON THE PARTICULAR REGISTER WRITTEN TO. Figure 16. Serial Write Operation 07608-019 DATA FOR STARTING REGISTER ADDRESS DATA FOR NEXT REGISTER ADDRESS SDATA A0 A1 A2 A3 A6 A7 D0 D1 D14 D15 D0 D1 D14 D15 D0 D1 D2 SCK 1 2 3 4 7 8 9 10 23 24 25 26 39 40 41 42 43 SL NOTES 1. MULTIPLE SEQUENTIAL REGISTERS CAN BE LOADED CONTINUOUSLY. 2. THE FIRST (LOWEST ADDRESS) REGISTER ADDRESS IS WRITTEN, FOLLOWED BY MULTIPLE 16-BIT DATA-WORDS. 3. THE ADDRESS AUTOMATICALLY INCREMENTS WITH EACH 16-BIT DATA-WORD (ALL 16 BITS MUST BE WRITTEN). 4. SL IS HELD LOW UNTIL THE LAST DESIRED REGISTER HAS BEEN LOADED. Figure 17. Continuous Serial Write Operation 07608-020 Rev. E Page 16 of 20

Data Sheet COMPLETE REGISTER LISTING Note that when an address contains fewer than 16 data bits, all remaining bits must be written as zeros. Table 8. AFE Data Address Bits Default Value Update Type 1 Name Description 0x00 [1:0] 0 SCK STANDBY 00: normal operation 01: reference standby 10: full standby 11: full standby [2] 0x1 CLAMP_EN 1: enable black clamp 0: disable black clamp [3] 0 FASTCLAMP 0: normal CLPOB settling 1: faster CLPOB settling [4] 0 FASTUPDATE 1: enable very fast clamping when CDS gain is changed 0: ignore CDS gain updates [5] 0 PBLK_LVL 0: blank to 0 1: blank to clamp level [6] 0 DCBYP 0: normal dc restore operation 1: dc restore disabled during PBLK active [8:7] 0x2 Test Test use only; must be set to 2 [10:9] 0x2 Test Test use only; must be set to 2 0x01 [0] 0 SCK SHPD_POL 0: rising edge sample 1: falling edge sample [1] 0 DATACLK_POL 0: rising edge triggered 1: falling edge triggered [2] 0 CLP_POL 0: active low 1: active high [3] 0 PBLK_POL 0: active low 1: active high [4] 0 DOUT_OFF 0: data outputs are driven 1: data outputs are disabled (high-z) [5] 0 DOUTLATCH 0: retime data outputs with output latch (using DATACLK) 1: do not retime data outputs; output latch is transparent [6] 0 GRAY_EN 1: gray encode ADC outputs 0x02 [2:0] 0x1 SCK/VD CDSGAIN CDS gain setting: 0x0: 3 db 0x1: 0 db 0x2: +3 db 0x3: +6 db 0x03 [9:0] 0x0F SCK/VD VGAGAIN VGA gain, 6 db to 42 db (0.0358 db per step) 0x04 [10:0] 0x1EC SCK/VD CLAMPLEVEL Optical black clamp level, 0 LSB to 511 LSB (0.25 LSB per step) 0x05 [1:0] 0 SCK STARTUP Must be set to 0x3 after power-up [3:2] 0 Test Test use only; must be set to 0 0x06 [2:0] 0x6 SCK Test Test use only; must be set to 6 [3] 0 Test Test use only; must be set to 0 [5:4] 0 Test Test use only; must be set to 0 0x07 [0] 0 SCK Test Test use only; must be set to 0 0x08 [11:0] 0xFFF SCK Test Test use only; must be set to 0xFFF 0x09 [11:0] 0xFFF SCK Test Test use only; must be set to 0xFFF 0x0A [0] 0 SCK Test Test use only; must be set to 0 0x0B [0] 0 SCK SW_RST 1: software reset; automatically resets to 0 after software reset 0x0C [0] 0x1 SCK OUTCONTROL Data output control: 0: make all outputs dc inactive 1: enable data outputs Rev. E Page 17 of 20

Data Sheet Address Data Bits Default Value Update Type 1 Name Description 0x0D [0] 0 SCK VD_POL 0: falling edge triggered 1: rising edge triggered 0x0E [6:0] 0 SCK REG_UPDATE Set the appropriate bits high to enable VD update of the selected registers: [0]: CDSGAIN (Register 0x02) [1]: VGAGAIN (Register 0x03) [2]: CLAMPLEVEL (Register 0x04) [3]: test use only; must be set to 0 [4]: test use only; must be set to 0 [5]: test use only; must be set to 0 [6]: test use only; must be set to 0 0xFF [0] 0 SCK Test Test use only; do not access 1 SCK = register is immediately updated when the 16th data bit (D15) is written. VD = register is updated at the VD falling edge. Rev. E Page 18 of 20

Data Sheet OUTLINE DIMENSIONS PIN 1 INDICATOR 5.10 5.00 SQ 4.90 4.75 BSC SQ 0.60 MAX 0.50 BSC 24 25 0.60 MAX EXPOSED PAD 32 1 PIN 1 INDICATOR 3.25 3.10 SQ 2.95 PKG-001050 1.00 0.85 0.80 SEATING PLANE TOP VIEW 12 MAX 0.80 MAX 0.65 TYP 0.30 0.25 0.18 0.50 0.40 0.30 0.05 MAX 0.02 NOM COPLANARITY 0.08 0.20 REF COMPLIANT TO JEDEC STANDARDS MO-220-VHHD-2 17 16 BOTTOM VIEW 3.50 REF Figure 18. 32-Lead Lead Frame Chip Scale Package [LFCSP] 5 mm 5 mm Body and 0.85 mm Package Height (CP-32-2) Dimensions shown in millimeters 9 8 0.20 MIN FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 11-10-2017-B ORDERING GUIDE Model 1 Temperature Range Package Description Package Option BCPZ 25 C to +85 C 32-Lead Lead Frame Chip Scale Package [LFCSP] CP-32-2 BCPZRL 25 C to +85 C 32-Lead Lead Frame Chip Scale Package [LFCSP] CP-32-2 1 Z = RoHS Compliant Part. Rev. E Page 19 of 20

Data Sheet NOTES 2008 2017 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07608-0-12/17(E) Rev. E Page 20 of 20