Datasheet SHF A Multi-Channel Error Analyzer

Similar documents
SHF Communication Technologies AG. Wilhelm-von-Siemens-Str. 23D Berlin Germany. Phone Fax

Datasheet SHF A

SHF Communication Technologies AG

HMC-C060 HIGH SPEED LOGIC. 43 Gbps, D-TYPE FLIP-FLOP MODULE. Features. Typical Applications. General Description. Functional Diagram

HMC-C064 HIGH SPEED LOGIC. 50 Gbps, XOR / XNOR Module. Features. Typical Applications. General Description. Functional Diagram

Features. For price, delivery, and to place orders, please contact Hittite Microwave Corporation:

SHF Communication Technologies AG,

SHF Communication Technologies AG,

32 G/64 Gbaud Multi Channel PAM4 BERT

HMC958LC5 HIGH SPEED LOGIC - SMT. Typical Applications. Features. Functional Diagram. General Description

PBR-310C E-BERT. 10Gb/s BERT System with Eye Diagram Tracer

ASNT_PRBS20B_1 18Gbps PRBS7/15 Generator Featuring Jitter Insertion, Selectable Sync, and Output Amplitude Control

New Functions in Software Version 8

SUNSTAR 微波光电 TEL: FAX: v HMC750LP4 / 750LP4E 12.5 Gbps LIMITING AMPLIFIER

Agilent Technologies Pulse Pattern and Data Generators Digital Stimulus Solutions

Agilent Parallel Bit Error Ratio Tester. System Setup Examples

40G SWDM4 MSA Technical Specifications Optical Specifications

SPECIAL SPECIFICATION :1 Video (De) Mux with Data Channel

100G EDR and QSFP+ Cable Test Solutions

Keysight Technologies M8048A ISI Channels

BER MEASUREMENT IN THE NOISY CHANNEL

Agilent E4430B 1 GHz, E4431B 2 GHz, E4432B 3 GHz, E4433B 4 GHz Measuring Bit Error Rate Using the ESG-D Series RF Signal Generators, Option UN7

PRE-QSFP-LR4L 100G QSFP 28 Dual Range Optical Transceiver, 10km. Product Features: General Product Description:

ELECTRICAL PERFORMANCE REPORT

40G SWDM4 MSA Technical Specifications Optical Specifications

Switching Solutions for Multi-Channel High Speed Serial Port Testing

Electrical and Optical Clock Data Recovery Solutions up to 32 Gb/s

Agilent N4876A 28 Gb/s Multiplexer 2:1

Keysight Technologies N4974A PRBS Generator 44 Gb/s. Data Sheet

DATA SHEET. Two (2) fibers Detachable HDMI 2.0 Extender,

PicoScope 6407 Digitizer

Agilent Error Performance Analyzer Quick Reference ( ) This booklet is intended as a handy reminder of the fundamentals of BER

Agilent N4876A 28 Gb/s Multiplexer 2:1

Draft Baseline Proposal for CDAUI-8 Chipto-Module (C2M) Electrical Interface (NRZ)

Agilent E4887A HDMI TMDS Signal Generator Platform

DATA SHEET. Two (2) fibers Detachable DisplayPort 1.2 Extender, DPFX-200-TR

OC-48/STM-16 Bi-directional SFP Transceiver (40km) RBT25SI2

RECOMMENDATION ITU-R BT Digital interfaces for HDTV studio signals

Next Generation Ultra-High speed standards measurements of Optical and Electrical signals

10Gbps SFP+ Optical Transceiver, 10km Reach

PicoScope 6407 Digitizer

GFT Channel Slave Generator

M809256PA OIF-CEI CEI-56G Pre-Compliance Receiver Test Application

3Gb/s, HD, SD embedded domain Dolby E/D/D+ decoder and to Dolby E encoder with audio shuffler and optional audio description processor

N4917BACA Optical Receiver Stress Test Solution 100 Gb/s Ethernet

Manual Supplement. This supplement contains information necessary to ensure the accuracy of the above manual.

o-microgigacn Data Sheet Revision Channel Optical Transceiver Module Part Number: Module: FPD-010R008-0E Patch Cord: FOC-CC****


Digital Sampling Oscilloscope

WAVEEXPERT SERIES OSCILLOSCOPES WE 9000 NRO 9000 SDA 100G. The World s Fastest Oscilloscope

ANRITSU Corporation Measurement Solutions Digital.com Div. Marketing Dept.

Synthesized Clock Generator

DIGITAL TRANSMISSION MEASURING INSTRUMENTS

Bit Error Rate Tester BitAlyzer BA Series Data Sheet

400G-FR4 Technical Specification

ModBox-1310nm-1550nm-28Gbaud-PAM nm & 1550 nm, 28 Gbaud PAM-4 Reference Transmitter

Combating Closed Eyes Design & Measurement of Pre-Emphasis and Equalization for Lossy Channels

Combating Closed Eyes Design & Measurement of Pre-Emphasis and Equalization for Lossy Channels

serial cell generator & analyzer central line interface clk in** data in main out detect enable HP E4853A (**: opt 002)

DSM GHz Linear Chirping Source

ASNT8140. ASNT8140-KMC DC-23Gbps PRBS Generator with the (x 7 + x + 1) Polynomial. vee. vcc qp. vcc. vcc qn. qxorp. qxorn. vee. vcc rstn_p.

Model 7330 Signal Source Analyzer Dedicated Phase Noise Test System V1.02

Using the MAX3656 Laser Driver to Transmit Serial Digital Video with Pathological Patterns

100G-FR and 100G-LR Technical Specifications

Communications Signal Analyzer

PCIe BASED TWO CHANNEL DATA ACQUISITION CARD

Features. Gain Variation Over Temperature db/ C

Dual HD input, frame synchronizer, down converter with embedder, de-embedder and CVBS encoder COPYRIGHT 2008 AXON DIGITAL DESIGN BV

Dual HD input, frame synchronizer, down converter, embedder, CVBS encoder COPYRIGHT 2008 AXON DIGITAL DESIGN BV ALL RIGHTS RESERVED

MTS/T-BERD 8000 Platform Optical Spectrum Analyzer Modules

SV1C Personalized SerDes Tester. Data Sheet

Agilent N4965A Multi-Channel BERT 12.5 Gb/s Data Sheet

Agilent N5431A XAUI Electrical Validation Application

Electrical Sampling Modules Datasheet 80E11 80E11X1 80E10B 80E09B 80E08B 80E07B 80E04 80E03 80E03-NV

Exceeding the Limits of Binary Data Transmission on Printed Circuit Boards by Multilevel Signaling

Keysight N4965A Multi-Channel BERT 12.5 Gb/s. Data Sheet

XFP Bi-Directional 10G 20Km 1270/1330nmTx / 1330/1270nmRx SLXFB-XXXX-20

10G BiDi XFP 10km Optical Transceiver GBX-xxxx192-LRC

Features of the 745T-20C: Applications of the 745T-20C: Model 745T-20C 20 Channel Digital Delay Generator

7000 Series Signal Source Analyzer & Dedicated Phase Noise Test System

Measurement User Guide

2 MHz Lock-In Amplifier

PatternPro Error Detector PED3200 and PED4000 Series Datasheet

Comparison of NRZ, PR-2, and PR-4 signaling. Qasim Chaudry Adam Healey Greg Sheets

GFT Channel Digital Delay Generator

Brian Holden Kandou Bus, S.A. IEEE GE Study Group September 2, 2013 York, United Kingdom

OC-48/STM-16 SFP Transceiver (SR) RSP25SS1

HDB

The EMC, Signal And Power Integrity Institute Presents

Experiment 7: Bit Error Rate (BER) Measurement in the Noisy Channel

40 Gb/s PatternPro Programmable Pattern Generator PPG4001 Datasheet

Data Pattern Generator DG2020A Data Sheet

Technical Feasibility of Single Wavelength 400GbE 2km &10km application

SNS-XFP-10GD-LR 10 Gbps Multi-Rate XFP Transceivers OC192/STM-64, 10GE or 10G FC 1310nm, Single-Mode 10Km, with Digital Diagnostics.

Ethernet Media Converters

SELECTION GUIDE Series of RF and Universal Frequency Counter/Timers

MTS/T-BERD 8000 Platform

Agilent 5345A Universal Counter, 500 MHz

INSTRUCTION MANUAL FOR MODEL IOC534 LOW LATENCY FIBER OPTIC TRANSMIT / RECEIVE MODULE

XFP-1020-WA/B 10Gbps XFP Bi-Directional Transceiver, 20km Reach 1270/1330nm TX / 1330/1270 nm RX

Transcription:

SHF Communication Technologies AG Wilhelm-von-Siemens-Str. 23D 12277 Berlin Germany Phone +49 30 772051-0 Fax +49 30 7531078 E-Mail: sales@shf.de Web: http://www.shf.de Datasheet SHF 11104 A Multi-Channel Error Analyzer SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 1/16

Description The SHF 11104 A is a multi-channel 33/60/64 Gbps error analyzer (EA) plug-in, to be fitted in a SHF 10000 Series mainframes. It analyzes binary (NRZ) or PAM4 digital bit sequences. The data can be pseudo-random (PRBS) or user patterns. A wide range of operating bit rates from 4.8-64 Gbps is covered. Depending on the configuration, the instrument features up to four 64 Gbps or up to eight 33 Gbps inputs, or a mix of 64 and 33 Gbps input channels. See selection table for possible configurations. The operating bit rate range is determined by a clock signal from an external clock source such as the SHF 78210 D. The 60/64 Gbps inputs can operate at both full clock and half clock, so e.g. a 20 GHz or a 40 GHz signal is required for 40 Gbps operation. The 33 Gbps inputs operate at full clock only; therefore a 33 GHz signal is required for 33 Gbps operation. Features Multiple 60/64 Gbps and 33 Gbps data input channels Broadband operation up to aggregated 264 Gbps Eight built-in PRBS patterns (2 7-1, 2 9-1, 2 10-1, 2 11-1, 2 15-1, 2 20-1, 2 23-1 & 2 31 ) Up to 8 Gbit user pattern memory per channel to support user defined patterns Individual auto search of optimum sampling point for each channel All inputs can be used in single ended or differential mode Q-factor analysis for each channel Jitter analysis for each channel Eye contour analysis for each channel PAM4 analysis capability for PRBS patterns and user patterns like PRBS13Q and SSPRQ Error trigger output Gating input for loop experiments Control by intuitive graphical user interface BERT Control Center (BCC) Individual clock input per channel for selected configurations Applications The SHF 11104 A is the ideal error analyzer (EA) for basically any application in R&D or production which needs to test high speed data streams for electrical/optical components or transmission systems. The flexible channel configuration possibilities, the broad band gap-free data rate coverage and the advanced features make this error analyzer the perfect fit e.g. for single channel applications e.g. OC-768/STM-256 (using 40 Gbps NRZ or DPSK), CEI 56G, Fiber Channel, PCI Express, Serial ATA multi-channel applications e.g. OC-768/STM-256 (using 20 GBaud QPSK), 100GbE (using 32 GBaud DP-QPSK), 400 GbE (using 8x 56.2 Gbps) multi-level applications e.g. 100GbE (using 2x 28 GBaud PAM4), 400 GbE (using 8x 28 GBaud PAM4) SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 2/16

Configurations and Options The SHF 11104 A can be equipped in a variety of different configurations; either with 60/64 Gbps or 33 Gbps data inputs only or with both types of inputs fitted together in one plug-in. 60/64 Gbps Data Inputs Quad 60 - Four differential channels from 9.6 to 60 Gbps Dual 60 - Two differential channels from 9.6 to 60 Gbps Single 60 - One differential channel from 9.6 to 60 Gbps Quad 64 - Four differential channels from 9.6 to 64 Gbps Dual 64 - Two differential channels from 9.6 to 64 Gbps Single 64 - One differential channel from 9.6 to 64 Gbps 33 Gbps Data Inputs Oct 33 - Eight differential channels from 4.8 to 33 Gbps Quad 33 - Four differential channels from 4.8 to 33 Gbps Dual 33 - Two differential channels from 4.8 to 33 Gbps Available Combinations No 33 Gbps Dual 33 Gbps Quad 33 Gbps Oct 33 Gbps No 60/64 Gbps Single 60/64 Gbps Dual 60/64 Gbps Quad 60/64 Gbps : Individual clock inputs to enable multi-channel analysis at different bit rates inclusive SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 3/16

Configuration Examples SHF 11104 A in Configuration Oct 33 SHF 11104 A in Configuration Quad 60/64 SHF 11104 A in Configuration Quad 33 (with individual clock inputs) Options SHF offers matching external modules to de-multiplex a high speed signal into two data streams at half of the original high speed signal before applying the demultiplexed data to the SHF 11104 A. Such an extender can be placed very close to or even directly at the device under test. In order to serve the individual configuration and testing needs SHF provides the modules without any cabling. However, we would be very happy to add the required clock and data cables tailored to the individual setups. Option Extender SHF 621 A One 60 Gbps data stream can be de-multiplexed externally by the SHF 621 A before being applied to two 30G input channels. For details please be referred to the data sheet of the SHF 621 A. SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 4/16

Sensitivity [mv] Clock Phase Margin [ ] Specifications SHF 11104 A 60/64 Gbps Data Inputs Parameter Symbol Unit Min. Typ. Max. Comment Minimum Bit Rate Gbps 8 9.6 Maximum Bit Rate in 60 Gbps configuration Maximum Bit Rate in 64 Gbps configuration Minimum Baud Rate for PAM4 Measurements Maximum Baud Rate for PAM4 Measurements Gbps 60 62 Gbps 64 65 GBaud 8 9.6 GBaud 32 33 Bit rates above 56 Gbps require half clock mode Bit rates above 56 Gbps require half clock mode Threshold Adjustment V threshold mv -240 240 Adjustable in 0.5 mv steps Sensitivity 1 V in mv 25 50 Up to 64 Gbps PAM4 Sensitivity 2 mv 20 40 Up to 32 GBaud Delay / Clock Phase Adjustment ps 0 70 Adjustable in 0.1 ps steps Clock Phase Margin 3 CPM 200 Max. Input Amplitude V in mv pp 900 AC coupled Max. Input DC Voltage V in_dc V -5 +5 Connectors 1.85 mm (V) male 30 20 10 0 Typical Sensitivity 0 10 20 30 40 50 60 70 Bitrate [Gbps] Typical Clock Phase Margin 350 300 250 200 150 100 40 50 60 70 Bitrate [Gbps] 1 Value corresponds to the measured eye height on an Agilent 86100 C with 70 GHz samplers using 2 31-1 PRBS at a BER limit of 10-9. 2 Value corresponds to the measured eye heights of a symmetric PAM4 signal on an Agilent 86100 C with 70 GHz samplers using 2 23-1 PRBS at a BER limit of 10-9. 3 BER limit 10-9, PRBS 2 31-1, eye height 100 mv, Peak-to-Peak-Source-Jitter as displayed on an Agilent 86100 with 70 GHz sampling heads and precision time base, calculated using the formula: Clock Phase Measured Margin[ ] 360 Clock Margin[ps] - (Peak - to - Peak - Source - Jitter [ps]) Eye Length [ps] SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 5/16

Sensitivity [mv] Clock Phase Margin [ ] 33 Gbps Data Inputs Parameter Symbol Unit Min. Typ. Max. Comment Minimum Bit Rate Gbps 4 4.8 Maximum Bit Rate Gbps 33 34 Minimum Baud Rate for PAM4 Measurements Maximum Baud Rate for PAM4 Measurements Gbps 4 4.8 Gbps 32 33 Threshold adjustment V threshold mv -240 240 Adjustable in 0.5 mv steps Sensitivity 4 V in mv 15 30 Sensitivity PAM4 5 60 Delay / Clock Phase Adjustment ps 0 140 Adjustable in 0.1 ps steps Clock Phase Margin 6 CPM 250 Max. Input Amplitude V in mv pp 900 AC coupled Max. Input DC Voltage V in_dc V -5 +5 Connectors 2.92 mm (K) female Typical Sensitivity Typical Clock Phase Margin 16 14 12 10 8 6 0 10 20 30 40 Bitrate [Gbps] 360 350 340 330 320 310 300 290 280 270 260 250 0 10 20 30 40 Bitrate [Gbps] 4 Value corresponds to the measured eye height on an Agilent 86100 with 70 GHz samplers using 2 31-1 PRBS at a BER limit of 10-9. 5 Value corresponds to the measured eye height of a symmetric PAM4 signal on an Agilent 86100 with 70 GHz samplers using 2 23-1 PRBS at a BER limit of 10-9. 6 BER limit 10-9, PRBS 2 31-1, eye height 100 mv, Peak-to-Peak-Source-Jitter as displayed on an Agilent 86100 with 70 GHz sampling heads and precision time base, calculated using the formula: Clock Phase Measured Margin[ ] 360 Clock Margin[ps] - (Peak - to - Peak - Source - Jitter [ps]) Eye Length [ps] SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 6/16

Clock and Trigger Specifications Parameter Symbol Unit Min. Typ. Max. Comment Connector Type Clock Input ruggedized 1.85 mm (V) male connector Clock Output Clock/2 Output Ω 50 ruggedized 1.85 mm (V) male connector ruggedized 2.92 mm (K) male connector Selectable Clock Output ruggedized 2.92 mm (K) male connector Minimum Clock Input Frequency f in_clock GHz 4.8 9.6 half clock mode full clock mode Maximum Clock Input Frequency f in_clock GHz 30 56 half clock mode full clock mode Maximum Clock Input Frequency with Option 64 Gbps Input f in_clock GHz 32 56 half clock mode full clock mode Clock Input Frequency Individual Clock f in_clock GHz 2.4 16.5 for 33 Gbps inputs Input Level V in_clock mv pp 600 1000 AC coupled Output Level Clock Output Clock/2 Output V out_clock mv pp 500 500 700 800 1000 1000 AC coupled, @P in = 0 dbm AC coupled, Selectable Clock Output 400 600 800 AC coupled Output Frequency Clock 4.8 56 same as input frequency Clock/2 Selectable Clock Output f out_clock GHz 1.2 0.0023 28 14 half of input frequency input frequency/n (N=4,8,16,32,64,128,256, 512,1024) Gating Trigger Input Input Voltage High V 2.0 3.3 5 LV TTL, SMA female Input Voltage Low V 0 0 0.8 LV TTL, SMA female Error Trigger Output Output Voltage High V 2.4 3.3 3.8 LV TTL, SMA female Output Voltage Low V 0 0 0.4 LV TTL, SMA female SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 7/16

Pattern Specifications Parameter Symbol Unit Min. Typ. Max. Comment Input Pattern Real Time User Pattern Memory Size for 33 Gbps Data Inputs Real Time User Pattern Memory Size for 60/64 Gbps Data Inputs Real Time User Pattern Granularity for 33 Gbps Data Inputs Real Time User Pattern Granularity for 60/64 Gbps Data Inputs Gbit 4 Gbit 8 Bit 512 Bit 1024 ITU-T (CCITT) conform PRBS patterns at a length of 2 7-1, 2 9-1, 2 10-1, 2 11-1, 2 15-1, 2 20-1, 2 23-1 & 2 31-1 plus user defined Per Channel See Chapter User Pattern Capabilities Per Channel See Chapter User Pattern Capabilities See Chapter User Pattern Capabilities See Chapter User Pattern Capabilities SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 8/16

Input Adjustment Capabilities Data Rate The data rate of all inputs is continuously adjustable by a single external clock signal applied to the clock input. The 60/64 Gbps data inputs are always running at a data rate of twice the speed of the 33 Gbps data inputs. For configurations Dual 33 and Quad 33 each channel may be driven by an individual clock allowing different bit rates for each channel. Pattern Type All PRBS and user patterns can be assigned individually to each channel. Delay / Threshold The decision point of each channel can be adjusted using the delay and threshold settings. Auto Search To facilitate finding the best decision point an auto search function is available to determine the delay and threshold values. Error Trigger If selected an error at one of the channels triggers a signal at the Error Trigger Output. Further an error rate dependent sound can be played. These features allow the optimization of the setup without having to watch the error rate on the BERT Control Center display. SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 9/16

User Pattern Capabilities In addition to the pre-defined PRBS patterns, arbitrary user-defined patterns can also be analyzed. The user pattern is analyzed in real time mode. This means, the user does not need to load an externally created pattern into the error analyzer. One only has to define the length of the pattern and the error analyzer will capture and store the first incoming bit stream of this length into its internal memory. Subsequent incoming data is compared to the data stored within the internal memory. Therefore it is possible to measure a continuous bit stream without any gaps 7,8. Granularity Requirement The maximum available user pattern is 8,589,934,592 bit (1 Gigabyte, approx. 8 Gbit) per 60/64 Gbps channel and 4,294,967,296 bits (512 Mbyte, approx. 4 Gbit) per 33 Gbps channel. Due to the internal architecture of the error analyzer the user pattern lengths has to be a multiple of 1024 bits for the 60/64 Gbps inputs or 512 bits for the 33 Gbps inputs. In case this granularity requirement is not met, the EA will automatically record the pattern as often as required until the condition is satisfied. For example, in case a 127 bit long data stream shall be analyzed, the length of the real recorded pattern is 127 * 1024 = 130,048 bits when using the 60/64 Gbps inputs. For significantly longer patterns (patterns longer than 8,388,608 bits) in can happen that the real recorded pattern length does exceed the memory size, although the actual size of the user pattern is smaller than the available memory. The actually available user pattern memory is shown below. Maximum user pattern (bits) in case the word lengths is dividable by 60/64 Gbps inputs 33 Gbps inputs 8,589,934,592 1024 N/A 4,294,967,296 512 512 33,554,432 4 4 16,777,216 2 2 8,388,608 1 1 7 The details are documented in the application note: Real time user pattern BER analysis with the SHF 11104A error analyzer. 8 The incoming data stream is internally de-multiplexed into sub-channels. Each individual sub channel requires an alternating pattern. As a consequence a 1010 pattern cannot be measured, as the sub-channels would see a constant 1 or 0 and no alternating pattern. SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 10/16

Error Counting with Real Time User Pattern Ideally the real recorded reference pattern used by the error analyzer should be error free. The conditions for error free reference patterns are described below. The probability p to detect no errors within a bit stream of length n and a bit error ratio BER can be expressed by the following expression derived from the binomial distribution: p = (1 BER) n The following table lists the probability to receive an error free real recorded pattern for different pattern length for the 60/64 GBit/s input channels. A PRBS 2 7-1 pattern requires 127*1024= 130,048 Bits, a PRBS 2 23-1 pattern 8,388,607*1024 = 8,589,933,568 Bits to be recorded. The probability to record and assure an error-free segment depends on the lengths of the real recorded pattern and the actual BER. Probability (in %) to record error free pattern BER Pattern length: 1024 Bits Pattern length: 130,048 Bits (PRBS7*1024) Pattern length: 33553408 Bits (PRBS15*1024) Pattern length: 8,589,933,568 Bits (PRBS23 * 1024) 10-4 90.266 0.000 0.000 0.000 10-5 98.981 27.240 0.000 0.000 10-6 99.898 87.805 0.000 0.000 10-7 99.990 98.708 3.490 0.000 10-8 99.999 99.870 71.496 0.000 10-9 100.000 99.987 96.700 0.019 10-10 100.000 99.999 99.665 42.359 10-11 100.000 100.000 99.966 91.769 10-12 100.000 100.000 99.997 99.145 Error free recorded user patterns cannot always be assured. For such cases a statistical approach interpreting the measurement data is possible 9. 9 The details are documented in the application note: Real time user pattern BER analysis with the SHF 11104A error analyzer. SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 11/16

Jitter Measurements The SHF 11104 A has built-in jitter analysis functionality. This performs a BER scan and calculates random, deterministic and total jitter components from the measurement results. For further refinement of the results the BER scan parameters can be adjusted. There are two different algorithms available for the jitter calculation. The results of the BER scan and the jitter analysis can be exported for further analysis. Further information about this program and the theory used in deriving the jitter values can be found in the SHF application note Jitter Analysis using SHF 10000 Series BERT Equipment on our web site (www.shf.de/) SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 12/16

Eye Contour Scan The SHF 11104 A has built-in eye contour scan functionality. This performs an eye scan along a user specified BER threshold. The eye scan algorithm also determines the center point of the detected eye which can be used as the decision point for further BER measurements. The results of the eye contour scan can be exported for further analysis. SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 13/16

Q-Factor Measurement The SHF 11104 A has built-in Q-Factor analysis functionality. This performs a BER scan and will calculate the Q-Factor from the measurement results. For further refinement of the results the BER scan parameters can be adjusted. The results of the BER scan and the Q-Factor analysis can be exported for further analysis. SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 14/16

PAM4 Measurements The error analyzer can be used to analyze PAM4 signals of up to 32 GBaud. To perform BER measurements of the PAM4 signal, the error analyzer successively samples all eye openings of the 4-level eye and calculates the individual bit error ratios. There are two operation modes for error counting: Hardware Decoding (PRBS) Mode For data streams generated from PRBS data without any encoding the error analyzer includes an internal hardware decoding where the EA synchronizes its internal reference generators to the two data streams coded into the PAM4 signal. In this mode the EA is able to detect data generated from a PRBS data stream up to PRBS 2 31-1. Real Time User Pattern Mode For coded PAM4 signal like QPRBS13 or non-prbs patterns like SSPRQ the EA operates in real time user pattern mode. Please refer to the chapter User Pattern Capabilities for further details on the pattern length and operating principles. In all modes the error analyzer offers an auto search algorithm determining the decision for each of the 4- level signal. This auto search algorithm can perform either a quick four point search or a more detailed eye contour scan as shown in the screenshot below. Jitter Measurements for each eye are supported as well as eye contour measurements. For PAM4 signals the overall BER will be calculated according to the following formula: BER Total = 1 2 BER Eye2 + BER Eye1 + 1 2 BER Eye0 SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 15/16

Outline Drawings 25.0 30.0 15.0 15.0 3 x 30.0 15 x 15.0 145.0 392.0 SHF 11104 A front panel for 33 Gbps input configurations 25.0 30.0 15.0 11 x 30.0 392.0 SHF 11104 A front panel for 60/64 Gbps input configurations 25.0 30.0 15.0 15.0 7 x 30.0 7 x 15.0 265.0 392.0 SHF 11104 A front panel for mixed configurations All dimensions are specified in millimeters (mm). SHF reserves the right to change specifications and design without notice SHF 11104 A - V008 June 8, 2017 Page 16/16