SMPTE-259M/DVB-ASI Scrambler/Controller

Similar documents
UltraLogic 128-Macrocell ISR CPLD

Prosumer Video Cable Equalizer

UltraLogic 128-Macrocell Flash CPLD

V6118 EM MICROELECTRONIC - MARIN SA. 2, 4 and 8 Mutiplex LCD Driver

CLC011 Serial Digital Video Decoder

Obsolete Product(s) - Obsolete Product(s)

LMH0344 3Gbps HD/SD SDI Adaptive Cable Equalizer

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

PROLINX GS7032 Digital Video Serializer

74F574 Octal D-Type Flip-Flop with 3-STATE Outputs

4-BIT PARALLEL-TO-SERIAL CONVERTER

74F273 Octal D-Type Flip-Flop

74LVQ374 Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs

USE GAL DEVICES FOR NEW DESIGNS

PALCE26V12 Family. 28-Pin EE CMOS Versatile PAL Device DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION FINAL COM L: H-7/10/15/20 IND: H-10/15/20

82C55A CHMOS PROGRAMMABLE PERIPHERAL INTERFACE

HCF4054B 4 SEGMENT LIQUID CRYSTAL DISPLAY DRIVER WITH STROBED LATCH FUNCTION

Enable input provides synchronized operation with other components

DP8212 DP8212M 8-Bit Input Output Port

TAXI -compatible HOTLink Transceiver

DS2176 T1 Receive Buffer

TAXI -compatible HOTLink Transceiver

Multiplex Serial Interfaces With HOTLink

A MISSILE INSTRUMENTATION ENCODER

DM Segment Decoder/Driver/Latch with Constant Current Source Outputs

1 Watt, MHz, SMT Tunable Band Pass Filter (MINI-ERF ) 1.75 x 2.40 x 0.387

MACH220-10/12/15/20. Lattice Semiconductor. High-Density EE CMOS Programmable Logic DISTINCTIVE CHARACTERISTICS GENERAL DESCRIPTION BLOCK DIAGRAM

MACH130-15/20. Lattice/Vantis. High-Density EE CMOS Programmable Logic

Maintenance/ Discontinued

INTEGRATED CIRCUITS. PZ macrocell CPLD. Product specification 1997 Mar 05 IC27 Data Handbook

CDK3402/CDK bit, 100/150MSPS, Triple Video DACs

SDA 3302 Family. GHz PLL with I 2 C Bus and Four Chip Addresses

OBSOLETE. CMOS 80 MHz Monolithic (18) Color Palette RAM-DACs ADV478/ADV471

Is Now Part of To learn more about ON Semiconductor, please visit our website at

DM Segment Decoder Driver Latch with Constant Current Source Outputs

DM74LS377 Octal D-Type Flip-Flop with Common Enable and Clock

INTEGRATED CIRCUITS. PZ macrocell CPLD. Product specification 1997 Feb 20 IC27 Data Handbook

HD Features. CMOS Manchester Encoder-Decoder. Pinout. Ordering Information. Data Sheet October 15, 2008

SMPTE 292M EG-1 Color Bar Generation, RP 198 Pathological Generation, Grey Pattern Generation IP Core - AN4088

PEEL 18CV8-5/-7/-10/-15/-25 CMOS Programmable Electrically Erasable Logic Device

SMPTE 259M EG-1 Color Bar Generation, RP 178 Pathological Generation, Grey Pattern Generation IP Core AN4087

SN54273, SN54LS273, SN74273, SN74LS273 OCTAL D-TYPE FLIP-FLOP WITH CLEAR

74F377 Octal D-Type Flip-Flop with Clock Enable

White Paper Lower Costs in Broadcasting Applications With Integration Using FPGAs

SMPTE STANDARD Gb/s Signal/Data Serial Interface. Proposed SMPTE Standard for Television SMPTE 424M Date: < > TP Rev 0

Octal 3-State Bus Transceivers and D Flip-Flops High-Performance Silicon-Gate CMOS

3-Channel 8-Bit D/A Converter

DATASHEET HA457. Features. Applications. Ordering Information. Pinouts. 95MHz, Low Power, AV = 2, 8 x 8 Video Crosspoint Switch

RST RST WATCHDOG TIMER N.C.

HCF4027B DUAL J-K MASTER SLAVE FLIP-FLOP

Power (dbm) λ (nm) LINK DISTANCE SDI Bit Rate Max. Link Distance (km) 3G-SDI 2.97Gbps 30 HD-SDI 1.485Gbps 30 SD-SDI 270Mbps 30

MT8814AP. ISO-CMOS 8 x 12 Analog Switch Array. Features. -40 to 85 C. Description. Applications

FEATURES DESCRIPTION APPLICATION BLOCK DIAGRAM. PT6311 VFD Driver/Controller IC

SignalTap Plus System Analyzer

MT8806 ISO-CMOS 8x4AnalogSwitchArray

ADC Peripheral in Microcontrollers. Petr Cesak, Jan Fischer, Jaroslav Roztocil

1550 nm TX / 1310 nm RX / 3 Gb/s Medium Power 1-Fibre SM Video SFP Transceiver

MAX7461 Loss-of-Sync Alarm

Maintenance/ Discontinued

LMH Gbps HD/SD SDI Adaptive Cable Equalizer

HCF40193B PRESETTABLE UP/DOWN COUNTERS (DUAL CLOCK WITH RESET) BINARY TYPE

CWDM / 3 Gb/s Medium Power SM Video Digital Diagnostic SFP Transceiver

SDTV 1 DigitalSignal/Data - Serial Digital Interface

ML6428. S-Video Filter and 75Ω Line Drivers with Summed Composite Output. Features. General Description. Block Diagram Σ BUFFER.

LMH0002 SMPTE 292M / 259M Serial Digital Cable Driver

SN74V263, SN74V273, SN74V283, SN74V , , , V CMOS FIRST-IN, FIRST-OUT MEMORIES

description SCAS668A NOVEMBER 2001 REVISED MARCH 2003 Copyright 2003, Texas Instruments Incorporated

Synchronizing Multiple ADC08xxxx Giga-Sample ADCs

MAX11503 BUFFER. Σ +6dB BUFFER GND *REMOVE AND SHORT FOR DC-COUPLED OPERATION

AN-822 APPLICATION NOTE

M66004SP/FP M66004SP/FP MITSUBISHI DIGITAL ASSP ASSP 16-DIGIT 5X7-SEGMENT VFD CONTROLLER 16-DIGIT 5 7-SEGMENT VFD CONTROLLER

EVALUATION KIT AVAILABLE Multirate SMPTE SD/HD Cable Driver with Selectable Slew Rate TOP VIEW +3.3V. 10nF IN+ IN- MAX3812 SD/HD GND RSET +3.

MT x 12 Analog Switch Array

Component Analog TV Sync Separator

VFD Driver/Controller IC


FEATURES APPLICATIONS BLOCK DIAGRAM. PT6311 VFD Driver/Controller IC

DATASHEET EL1883. Features. Applications. Ordering Information. Demo Board. Pinout. Sync Separator with Horizontal Output. FN7010 Rev 2.

TEA6425 VIDEO CELLULAR MATRIX

Chapter 5 Flip-Flops and Related Devices

Chapter 2. Digital Circuits

OBSOLETE FUNCTIONAL BLOCK DIAGRAM 256-COLOR/GAMMA PALETTE RAM. RED 256 x 10. GREEN 256 x 10 CONTROL REGISTERS PIXEL MASK REGISTER TEST REGISTERS MODE

Product Update. JTAG Issues and the Use of RT54SX Devices

EBU INTERFACES FOR 625 LINE DIGITAL VIDEO SIGNALS AT THE 4:2:2 LEVEL OF CCIR RECOMMENDATION 601 CONTENTS

JTAG Test Controller

Specification of interfaces for 625 line digital PAL signals CONTENTS

Interfacing the TLC5510 Analog-to-Digital Converter to the

SA9504 Dual-band, PCS(CDMA)/AMPS LNA and downconverter mixers

INTEGRATED CIRCUITS DATA SHEET. TDA4510 PAL decoder. Product specification File under Integrated Circuits, IC02

Is Now Part of To learn more about ON Semiconductor, please visit our website at

1310nm Video SFP Optical Transceiver

Product Specification PE613050

GS1524 HD-LINX II Multi-Rate SDI Adaptive Cable Equalizer

L9822E OCTAL SERIAL SOLENOID DRIVER

Complete 12-Bit 40 MHz CCD Signal Processor AD9945

Maintenance/ Discontinued

FM25F01 1M-BIT SERIAL FLASH MEMORY

Synchronization Issues During Encoder / Decoder Tests

MT8812 ISO-CMOS. 8 x 12 Analog Switch Array. Features. Description. Applications

FLIP-FLOPS AND RELATED DEVICES

Transcription:

SMPTE-259M/DVB-ASI Scrambler/Controller Features Fully compatible with SMPTE-259M Fully compatible with DVB-ASI Operates from a single +5V supply 44-pin PLCC package Encodes both 8- and 10-bit parallel digital streams for 27M characters/sec (270 Mbits/sec serial) Operates with CY7B9234 SMPTE HOTLink serializer/transmitter 9 + 4 + 1 scrambler and NRZI encoder may be bypassed for raw data output Functional Description SMPTE-259M Operation The CY7C9235A is a CMOS integrated circuit designed to encode SMPTE-125M bit-parallel digital characters (or other data formats) using the SMPTE-259M encoding rules. Following encoding, the characters are output as bit-parallel characters ready for serialization. The encoded outputs of the CY7C9235A are designed to be directly mated to a CY7B9234 HOTLink transmitter, which then converts the bit-parallel characters into a SMPTE-259M compatible high-speed serial data stream. This device performs both TRS (sync) detection and filtering, data scrambling with the SMPTE-259M 9 + 4 + 1 algorithm, and NRZ-to-NRZI encoding. These functions operate at a 27 MHz character rate. For those systems operating with non-smpte-259m compliant video streams (or for diagnostic purposes), the scrambler and NRZI encoding functions can be disabled. DVB-ASI Operation The CY7C9235A also contains the necessary multiplexers, control inputs, and outputs, to sequence out a DVB-ASI compliant video stream. DVB-ASI operation is enabled through activation of a single input signal. This allows a single serial output port to support both SMPTE and DVB data streams under software or hardware control. In DVB-ASI mode the CY7C9235A operates with two enable signals (ENA and ENN) to allow data to be presented from either synchronous (clocked) or asynchronous FIFOs. When data is not available, the CY7C9235A ensures that the proper fill character (K28.5) is generated by the attached CY7B9234 serializer. The CY7C9235A operates from a single +5V supply. It is available in a 44-pin PLCC space saving package. Logic Block Diagram PD 9 (SVS) TRS_DET PD 8 PD 7 PD 6 PD 5 PD 4 PD 3 PD 2 PD 1 PD 0 (SC/D) TRS_FILT SC/D_EN INPUT REGISTER 10 TRS FILTER / DETECTOR 10 SMPTE SCRAMBLER 10 NRZI ENCODER 10 10 MODE MULTIPLEXOR OUTPUT REGISTER Q 9 (SVS) Q 8 Q 7 Q 6 Q 5 Q 4 Q 3 Q 2 Q 1 Q 0 (SC/D) SVS_EN BYPASS DVB_EN ENA ENN ENA_OUT CKW OE Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Document #: 38-02082 Rev. ** Revised October 13, 2003

Pin Configuration Q 9 (SVS) Q 8 Q 7 Q 6 Q 5 V CC Q 4 Q 3 Q 2 Q 1 6 5 4 3 2 1 44 43 42 41 40 TRS_DET 7 39 Q 0 (SC/D) TRS_FILT 8 NC 38 ENA_OUT SVS_EN 9 37 ENN OE 10 11 12 PLCC Top View 36 35 34 ENA CKW 13 33 BYPASS 14 32 DVB_EN 15 31 SC/D_EN NC 16 30 NC PD 9 (SVS) 17 29 NC 18 19 20 21 22 23 24 25 26 27 28 PD 8 PD 7 PD 6 PD 5 V CC PD 4 PD 3 PD 2 PD 1 PD 0 (SC/D) Pin Descriptions CY7C9235A SMPTE-259M Encoder Name I/O Description ENA Input Enable Parallel Data. If ENA is LOW at the rising edge of CKW, the data present on the PD 0 9 inputs is latched, and routed to the Q 0 9 outputs. This pin is only interpreted when DVB_EN is active (LOW). If the CY7C9235A is only used in SMPTE-259M mode this signal should be tied to. ENN Input Enable Next Parallel Data. If ENN is LOW at the rising edge of CKW, the data present on the PD 0 9 inputs at the next rising edge of TXCLK is latched, and routed to the Q 0 9 outputs. This pin is only interpreted when DVB_EN is active (LOW). If the CY7C9235A is only used in SMPTE-259M mode this signal should be tied to. BYPASS Input Bypass SMPTE Encoding. BYPASS is ignored if DVB_EN is active (LOW). If BYPASS is HIGH at the rising edge of CKW (and DVB_EN is HIGH), the data latched into the input register is routed around both the SMPTE scrambler and the NRZI encoder and presented to the output register. If BYPASS is LOW at the rising edge of the CKW clock (and DVB_EN is HIGH), the data present in the input register is routed through the SMPTE scrambler and NRZI encoder. TRS_DET Output TRS Character Detected. This output indicates when a character used in the TRS sequence is detected in the input register. If the data contains any of the reserved characters of 000 003 or 3FC 3FF in 10-bit hex, the output will be LOW for one clock period. If the character in the input register is any other pattern (or DVB_EN is LOW) this output will remain HIGH. TRS_FILT Input TRS Character Filter. This signal controls an internal filter that converts the low-order two bits of all TRS characters to same state as the upper eight bits. This allows a proper 30-bit TRS ID to be generated when the CY7C9235A is operated with 8-bit or non-standard video streams. When this signal is LOW, all characters from 000 003 are converted to 000, and all characters from 3FC 3FF are converted to 3FF. When TRS_FILT is disabled (HIGH), all characters are passed to the scrambler without modification. This signal has no effect when DVB_EN is active (LOW). SVS_EN Input Send Violation Symbol Enable. This input is only valid when DVB_EN is active (LOW). If SVS_EN is HIGH and a HIGH input is present on PD 9, Q 9 will also be high on a following clock cycle, forcing the CY7B9234 serializer to generate an invalid 8B/10B character. If SVS_EN is LOW, the level present on PD 9 is ignored and Q 9 is forced to a LOW state. Document #: 38-02082 Rev. ** Page 2 of 8

Pin Descriptions CY7C9235A SMPTE-259M Encoder (continued) Name I/O Description SC/D_EN Input Special Character/Data Select Enable. This input is only valid when DVB_EN is active (LOW). If SC/D_EN is HIGH and a HIGH input is present on PD 0, Q 0 will also be high on a following clock cycle, forcing the CY7B9234 serializer to generate an 8B/10B control character as selected by the character present on the PD 8 1 inputs. If SC/D_EN is LOW, the level present on PD 0 is ignored and Q 0 is forced to a LOW (data only) state. PD 9 (SVS) Input Parallel Data 9 or Send Violation Symbol. This is the MSB of the input data field. It is latched in the input register at the rising edge of CKW. When DVB_EN is active (LOW) and SVS_EN is HIGH, this latched input is routed to the output register bit Q 9 (SVS). When DVB_EN is active (LOW) and SVS_EN is LOW, output register bit Q 9 (SVS) is forced to a LOW (zero) level. When DVB_EN is inactive (HIGH), this latched input is routed to the scrambler and NRZI encoder. PD 8 1 Input Parallel Data 8 through 1. The signals present at the PD 8 1 inputs are latched in the input register at the rising edge of CKW. When DVB_EN is HIGH, these signals are the middle eight bits of the SMPTE 10-bit data field, and are then routed to the scrambler and NRZI encoder. When DVB_EN is active (LOW), these signals are full DVB-ASI data bus, and are then routed to the Q 8 1 outputs. PD 0 (SC/D) Input Parallel Data 0 or Special Code/Data Select. This is the LSB of the input data field. It is latched in the input register at the rising edge of CKW. When DVB_EN is active (LOW) and SC/D_EN is HIGH, this input is routed to output register bit Q 0 (SVS). When DVB_EN is active (LOW) and SC/D_EN is LOW, output register bit Q 0 (SC/D) is forced to a LOW (zero) level. When DVB_EN is inactive (HIGH), this input data bit is routed through the input register and the scrambler and NRZI encoder. Q 9 (SVS) Output Output Bit 9. This is the MSB of the output register. It should be connected directly to the CY7B9234 serializer input signal SVS(Dj). Q 8 1 Output Output Bits 8 through 1. These signals should be connected directly to the CY7B9234 serializer input signals D 7 0 respectively. Q 0 (SC/D) Output Output Bit 0. This is the LSB of the output register. It should be connected directly to the CY7B9234 serializer input signal SC/D(Da). DVB_EN Input DVB Mode Enable. This signal is sampled by the rising edge of the CKW clock. If DVB_EN is active (LOW), the data present on the PD 0 9, ENA, and ENN inputs are latched and routed to the Q 0 9 and ENA_OUT outputs. CKW Input Clock Write. This clock controls all synchronous operations of the CY7C9235A. It operates at the character rate which is equivalent to one tenth the serialized bit-rate. This clock also connects directly to the CKW input of the CY7B9234 serializer. ENA_OUT Output Enable Parallel Data Out. This output attached directly to the CY7B9234 ENA input, and identifies when valid data is available at the CY7C9235A outputs. If used only for SMPTE-259M data streams, this output may be left open, with the ENA input to the CY7B9234 directly connected to. OE Input Output Enable. When this signal is HIGH all outputs are driven to their normal logic levels. When LOW, all outputs are placed in a High-Z state. V CC Power. Ground. Document #: 38-02082 Rev. ** Page 3 of 8

CY7C9235A Description Input Register The input register is clocked by the rising edge of CKW. This register captures the data present at the PD 0 9 inputs on every clock cycle. In addition to the data inputs, all control inputs except OE are also captured at each rising edge of CKW. This includes BYPASS, DVB_EN, SVS_EN, SC/D_EN, TRS_DET, TRS_FILT, ENN, and ENA. TRS Filter The TRS Filter is used to convert all 8-bit TRS characters (000 003 and 3FC 3FF in 10-bit hex) to their full 10-bit value. If TRS_FILT is active (LOW) and any of these values are detected in the input register, the lower two bits are forced to either zeros or ones respectively. This allows the encoder to be used with both 8- and 10-bit SMPTE character streams. If TRS_FILT is HIGH, the filter function is disabled and all characters are passed from the input register to the SMPTE scrambler unmodified. TRS Detector When operated in SMPTE mode (DVB_EN is HIGH), the TRS detector looks for the most significant eight bits of the input register to be either all ones or all zeros. If either of these values are detected, the TRS_DET output will go LOW following the rising edge of CKW, and remain LOW until a character is detected in the input register that is not all zeros or ones, or DVB_EN is latched LOW. SMPTE Scrambler The SMPTE scrambler implements a parallel encoded version of a linear-feedback shift register. It encodes the data present in the input register using the 9 + 4 + 1 polynomial to increase the transition density of the serial data stream and to decrease the DC-content of the transmitted serial bit stream. NRZI Encoder The scrambled data is also fed through an NRZ-to-NRZI encoder. This also increases the transition density of the serial data stream, decreases the DC-content of the transmitted serial bit stream, and makes the serial stream insensitive to polarity inversions. DVB-ASI Operation The CY7C9235A is designed to operate in both SMPTE-259M and DVB-ASI environments. When operated in SMPTE-only environments, the DVB control inputs may be tied to either V CC or as needed to place them in a known state. When not used for DVB operation, the ENA, ENN, SVS_EN, and SC/D_EN inputs many be tied to either V CC or. DVB_EN must be tied or driven HIGH. DVB-ASI operation is enabled by asserting DVB_EN LOW. This signal is latched by the rising edge of the CKW clock. When the CY7C9235A is placed in DVB mode, the SMPTE and NRZI encoders are bypassed, and the data latched into the input register is routed directly to the output register. Error Propagation For those DVB-ASI implementations that do not require propagation of detected errors, the Q 9 output may be forced to a zero by setting SVS_EN LOW. When SVS_EN is HIGH (and the encoder is in DVB mode) the PD 9 data latched into the input register is routed to the output register and to the CY7B9234 SVS input. Command Code Generation The DVB-ASI interface does not normally transmit any command characters other than the K28.5 code that is used both for synchronization and as a fill character when data is not being transmitted. These K28.5 characters may be generated by two methods; by controlling when the CY7C9235A is enabled using the ENA and ENN inputs, or by placing a C5.0 character on the PD 9 0 inputs when one of the two enables is active. If the generation of K28.5 fill characters is to be controlled using the ENA or ENN inputs, the SC/D_EN input should be driven LOW or connected to. This will insure that the PD 0 data bit is not routed to the output register by forcing the Q 0 output to always be LOW. If the generation of a K28.5 characters is controlled by transmission of a C5.0 character, the SC/D_EN input must be HIGH to allow the PD 0 input to be propagated to the Q 0 output. Document #: 38-02082 Rev. ** Page 4 of 8

Maximum Ratings [1] (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature... 40 C to +125 C Supply Voltage to Ground Potential... 0.5V to +7.0V DC Voltage Applied to Outputs in High-Z State... 0.5V to +7.0V Output Current into Outputs...16 ma DC Input Voltage... 0.5V to +7.0V Static Discharge Voltage...> 2001 V (per MIL-STD-883, Method 3015) DC Input Current...± 20 ma Latch-up Current...> 200 ma Operating Range Range Ambient Temperature V CC Commercial 0 C to +70 C 5V ± 5% Electrical Characteristics Over the Operating Range Parameter Description Test Conditions Min. Max. Unit V OH Output HIGH Voltage V CC =Min., I OH = 3.2 ma 2.4 V V OL Output LOW Voltage V CC =Min., I OL = 16.0 ma 0.5 V V IH Input HIGH Voltage Guaranteed Input Logical HIGH 2.0 7.0 V Voltage for all Inputs [2] V IL Input LOW Voltage Guaranteed Input Logical LOW 0.5 0.8 V Voltage for all Inputs [2] I IX Input Load Current V I = V CC or 10 +10 µa I OZ Output Leakage Current V O = V CC or 50 +50 µa I OS Output Short Circuit Current [3,4] V CC = Max., V OUT = 0.5V 30 160 ma Capacitance [4] Parameter Description Test Conditions Max. Unit C IN Input Capacitance V IN = 5.0V at f = 1 MHz 10 pf C OUT Output Capacitance V IN = 5.0V at f = 1 MHz 12 pf C CLK Clock Signal Capacitance V IN = 5.0V at f = 1 MHz 12 pf AC Test Loads and Waveforms 238Ω 5V OUTPUT 35 pf 170Ω INCLUDING JIG AND SCOPE (a) 5V OUTPUT INCLUDING JIG AND SCOPE 5 pf 170Ω (b) 238Ω 5.0V GND <2 ns ALL INPUT PULSES 90% 90% 10% 10% <2 ns (c) Equivalent to: THÉVENIN EQUIVALENT OUTPUT 99Ω 5 OR 35 pf 2.08V Notes: 1. Single Power Supply: The voltage on any input or I/O pin cannot exceed the power pin during power-up. 2. These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. 3. Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. V OUT = 0.5V has been chosen to avoid test problems caused by tester ground degradation. 4. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-02082 Rev. ** Page 5 of 8

Switching Characteristics Over the Operating Range [5] Parameter Description Min. Max. Unit t SD Data Set-Up Time 10 ns t HD Data Hold Time 0 ns t CPWH CKW Pulse Width HIGH 14.5 ns t CPWL CPW Pulse Width LOW 14.5 ns t CKW Write Clock Period 30 62.5 ns t A Access Time 10 ns t H Data Output Hold Time From CKW Rise 1 ns t EA Input to Output Enable 24 ns t ER Input to Output Disable [6] 24 ns Switching Waveform t CKW PD 0 9, ENA, ENN, BYPASS, TRS_FILT, SVS_EN, SC/D_EN, DVB_EN t SD t HD CKW t CPWL t CPWH t A Q 0 9, TRS_DET, ENA_OUT t ER t EA t H OE Ordering Information Ordering Code Package Name Package Type Operating Range CY7C9235A J67 44-pin Plastic Leaded Chip Carrier Commercial Notes: 5. All AC parameters are with all outputs switching. 6. Test load (b) used for this parameter. Test load (a) used for all other AC parameters. Document #: 38-02082 Rev. ** Page 6 of 8

Package Diagram 44-Lead Plastic Leaded Chip Carrier J67 51-85003-*A HOTLink is a registered trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. Document #: 38-02082 Rev. ** Page 7 of 8 Cypress Semiconductor Corporation, 2003. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.

Document History Page Document Title: CY7C9235A SMPTE-259M/DVB-ASI Scrambler/Controller Document Number: 38-020182 Orig. of REV. ECN NO. Issue Date Change Description of Change ** 129111 12/09/03 LAR Pin-to-pin compatible with CY7C9235 Document #: 38-02082 Rev. ** Page 8 of 8