RFI MITIGATING RECEIVER BACK-END FOR RADIOMETERS

Similar documents
Analog, Mixed-Signal, and Radio-Frequency (RF) Electronic Design Laboratory. Electrical and Computer Engineering Department UNC Charlotte

PICOSECOND TIMING USING FAST ANALOG SAMPLING

A FOUR GAIN READOUT INTEGRATED CIRCUIT : FRIC 96_1

LOW POWER DIGITAL EQUALIZATION FOR HIGH SPEED SERDES. Masum Hossain University of Alberta

An FPGA Implementation of Shift Register Using Pulsed Latches

RedEye Analog ConvNet Image Sensor Architecture for Continuous Mobile Vision

ECEN689: Special Topics in High-Speed Links Circuits and Systems Spring 2011

Future of Analog Design and Upcoming Challenges in Nanometer CMOS

Dual Slope ADC Design from Power, Speed and Area Perspectives

Digital Correction for Multibit D/A Converters

Multiband Noise Reduction Component for PurePath Studio Portable Audio Devices

GHz Sampling Design Challenge

Large Area, High Speed Photo-detectors Readout

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

Low-Power Decimation Filter for 2.5 GHz Operation in Standard-Cell Implementation

Static Timing Analysis for Nanometer Designs

Techniques for Extending Real-Time Oscilloscope Bandwidth

100Gb/s Single-lane SERDES Discussion. Phil Sun, Credo Semiconductor IEEE New Ethernet Applications Ad Hoc May 24, 2017

Self-Test and Adaptation for Random Variations in Reliability

Is the Golden Age of Analog circuit Design Over?

FRONT-END AND READ-OUT ELECTRONICS FOR THE NUMEN FPD

Issues for fair comparison of PAM4 and DMT

A Flash Time-to-Digital Converter with Two Independent Time Coding Lines. Ryszard Szplet, Zbigniew Jachna, Jozef Kalisz

Sharif University of Technology. SoC: Introduction

Total Ionizing Dose Test Report. No. 14T-RTSX32SU-CQ256-D1RH41

A Low Power Delay Buffer Using Gated Driver Tree

Radar Signal Processing Final Report Spring Semester 2017

Lossless Compression Algorithms for Direct- Write Lithography Systems

Half-Rate Decision-Feedback Equalization Di-Bit Response Analysis and Evaluation EDA365

Analog Performance-based Self-Test Approaches for Mixed-Signal Circuits

Layers of Innovation: How Signal Chain Innovations are Creating Analog Opportunities in a Digital World

Sensor Development for the imote2 Smart Sensor Platform

Self Restoring Logic (SRL) Cell Targets Space Application Designs

INF4420 Project Spring Successive Approximation Register (SAR) Analog-to-Digital Converter (ADC)

IEEE Santa Clara ComSoc/CAS Weekend Workshop Event-based analog sensing

Digitally Assisted Analog Circuits. Boris Murmann Stanford University Department of Electrical Engineering

Asynchronous IC Interconnect Network Design and Implementation Using a Standard ASIC Flow

C65SPACE-HSSL Gbps multi-rate, multi-lane, SerDes macro IP. Description. Features

Low-Power and Area-Efficient Shift Register Using Pulsed Latches

Performance Driven Reliable Link Design for Network on Chips

Technical Article MS-2714

Use of Low Power DET Address Pointer Circuit for FIFO Memory Design

Dac3 White Paper. These Dac3 goals where to be achieved through the application and use of optimum solutions for:

«Trends in high speed, low power Analog to Digital converters»

Adding Analog and Mixed Signal Concerns to a Digital VLSI Course

Research Results in Mixed Signal IC Design

Interfacing Analog to Digital Data Converters. A/D D/A Converter 1

High-Speed ADC Building Blocks in 90 nm CMOS

A MISSILE INSTRUMENTATION ENCODER

data and is used in digital networks and storage devices. CRC s are easy to implement in binary

Gated Driver Tree Based Power Optimized Multi-Bit Flip-Flops

Major Differences Between the DT9847 Series Modules

Power Reduction and Glitch free MUX based Digitally Controlled Delay-Lines

International Journal of Emerging Technologies in Computational and Applied Sciences (IJETCAS)

LAB NAME: ELECTRONICS LABORATORY. Ammeters (0-1mA, 0-10mA, 0-15mA, 0-30mA, 0-50mA, 0-100mA,0-50µA,0-

Abstract 1. INTRODUCTION. Cheekati Sirisha, IJECS Volume 05 Issue 10 Oct., 2016 Page No Page 18532

Clock Generation and Distribution for High-Performance Processors

GALILEO Timing Receiver

POWER AND AREA EFFICIENT LFSR WITH PULSED LATCHES

Benchtop Portability with ATE Performance

REDUCING DYNAMIC POWER BY PULSED LATCH AND MULTIPLE PULSE GENERATOR IN CLOCKTREE

Technical Data. HF Tuner WJ-9119 WATKINS-JOHNSON. Features

National Park Service Photo. Utah 400 Series 1. Digital Routing Switcher.

Troubleshooting EMI in Embedded Designs White Paper

Ultra-Wideband Scanning Receiver with Signal Activity Detection, Real-Time Recording, IF Playback & Data Analysis Capabilities

ASNT8140. ASNT8140-KMC DC-23Gbps PRBS Generator with the (x 7 + x + 1) Polynomial. vee. vcc qp. vcc. vcc qn. qxorp. qxorn. vee. vcc rstn_p.

Data Converters and DSPs Getting Closer to Sensors

psasic Timing Generator

Notes on Digital Circuits

ASNT8142-KMC Generator of DC-to-23Gbps PRBS with Selectable Polynomials

WINTER 15 EXAMINATION Model Answer

A NOVEL DESIGN OF COUNTER USING TSPC D FLIP-FLOP FOR HIGH PERFORMANCE AND LOW POWER VLSI DESIGN APPLICATIONS USING 45NM CMOS TECHNOLOGY

RTG4 Radiation Update J.J. Wang, Chief Engineer Nadia Rezzak, Staff Engineer Stephen Varela, Engineer

ADC Peripheral in Microcontrollers. Petr Cesak, Jan Fischer, Jaroslav Roztocil

Reconfigurable FPGA Implementation of FIR Filter using Modified DA Method

Towards Trusted Devices in FPGA by Modeling Radiation Induced Errors

L14: Final Project Kickoff. L14: Spring 2007 Introductory Digital Systems Laboratory

OF AN ADVANCED LUT METHODOLOGY BASED FIR FILTER DESIGN PROCESS

Calibrate, Characterize and Emulate Systems Using RFXpress in AWG Series

On the HPDP from architecture to a device. Final Presentation Days ESTEC, May 9 th 2017

L14: Final Project Kickoff. L14: Spring 2006 Introductory Digital Systems Laboratory

25.5 A Zero-Crossing Based 8b, 200MS/s Pipelined ADC

ADVANCES in semiconductor technology are contributing

Digital Front End (DFE) Training. DFE Overview

How advances in digitizer technologies improve measurement accuracy

Reconfigurable Neural Net Chip with 32K Connections

AR SWORD Digital Receiver EXciter (DREX)

L13: Final Project Kickoff. L13: Spring 2005 Introductory Digital Systems Laboratory

Notes on Digital Circuits

RDBE: 2 nd Generation VLBI Digital Backend System. Alan Whitney MIT Haystack Observatory

Product Specification PE613050

LadyBug Technologies, LLC LB5908A True-RMS Power Sensor

Digital Strobe Tuner. w/ On stage Display

A low jitter clock and data recovery with a single edge sensing Bang-Bang PD

QUICK START GUIDE FOR DEMONSTRATION CIRCUIT /12/14 BIT 10 TO 105 MSPS ADC

Efficient 500 MHz Digital Phase Locked Loop Implementation sin 180nm CMOS Technology

Low Power VLSI CMOS Design An Image Processing Chip for RGB to HSI Conversion

SDA 3302 Family. GHz PLL with I 2 C Bus and Four Chip Addresses

Overview of All Pixel Circuits for Active Matrix Organic Light Emitting Diode (AMOLED)

ELEN Electronique numérique

Transcription:

RFI MITIGATING RECEIVER BACK-END FOR RADIOMETERS Phaneendra Bikkina 1, Qingjun Fan 2, Wenlan Wu 1, Jinghong Chen 2 and Esko Mikkola 1 1 Alphacore, Inc., 2 University of Houston 2017 CASPER Workshop Pasadena, California Alphacore Inc. www.alphacoreinc.com Copyright 2017 PROPRIETARY SBIR Data Rights 1

Acknowledgements The authors would like to thank Jonathon Kocz of Cal Tech, Sidharth Misra & Robert Jarnot of JPL and Andrew Levy of Alphacore Inc for their help during this work. 2

Introduction and Background The work presented here is part of a joint effort between Alphacore, Inc, University of Houston and NASA Jet Propulsion Lab (JPL) to develop a lowpower, radiation-hard RFI mitigating receiver back-end for radiometers that can process over a gigahertz of signal bandwidth. The results of this work also enable applications that require low-power receivers that incorporate ADCs and back-end filters, without the need for RFI mitigation, e.g., spectrometers used in MKID arrays. Other similar systems that we are aware of are Mars Spec and Single-chip Planetary Low-power ASIC Spectrometer with High-resolution (SPLASH) ASIC. Mars Spec is a DSP-only solution, comprised of an off-chip 1.5 GS/s ADC with 4096 channels while consuming 2.7W. SPLASH has an 3GS/s ADC, 8000-channel FFT consuming 950mW. 3

RFI Mitigating Receiver Back-End 3.2GS/s 12-bit ADC (analog front end) ADC sampling rate can be adjusted with clock tuning using clock generator block 1024 sub-band low power polyphase filters Kurtosis for RFI detection and mitigation on-chip memory for calibration/characterization of the ADC Total power of ADC 35.7mW for >9bits ENOB and 12.7mW for >8bits ENOB 4

10-bit Time-Interleaved SAR (Successive Approximation Register) ADC 4-way time interleaved topology with highbandwidth (5GHz input bandwidth) front-end sampling circuit Each SAR ADC channel uses a dual-dac topology relaxing DAC settling time constraint for first few bits Over-ranging for calibration Does not require high frequency clock for sampling Gain mismatch is calibrated digitally using channels match expression for m th channel as Gm = sqrt((σy 2 m[n])/k) where K is the total number of channels and n varies from 1 to K Time skew calibration is mitigated by employing special skew control and pulse width control circuits Modified to 8 way interleaved due to layout performance degradation of sampling rate Higher sampling rate in each channel also requires high power consuming reference drivers (due to kickback noise on references) 8-channel 10-bit 2-3 GS/s tapeout scheduled for November 2017 5

Parasitic extracted simulation results of ADC Single channel post layout simulations shows 9.36 bits ENOB 8-channel time-interleaved has 8.1bits ENOB (program goal) Higher ENOB with channel randomization ENOB limited by reference voltage noise Power α reference voltage accuracy (reference buffer driver will have lower impedance) 6

Polyphase Filter Bank s (PFB) Single core 8-tap filter with 10-bit input lines and 10-bit coefficients (1/2) 1024 sub-band PFB with maximum data throughput of 3GS/s and total area 0.0097mm 2 Asynchronous single-core filter that works at very high data rate 11-bit switching bus (S[0:10]) synchronous to ADC s sampling clock Output is de-multiplexed to 2048 points (for 1024 point FFT) 7

Polyphase Filter Bank s (PFB) Single core 8-tap filter with 10-bit input lines and 10-bit coefficients (2/2) 1024 sub-band PFB 8-tap filter with 10-bit coefficients Noise floor below 60dB Total DSP power ~150mW 8

Kurtosis Variation Over Introduction of Sinusoidal Tones Kurtosis Estimator block diagram Kurtosis Calculation : K = evaluated as σ(x μ) 4 (σ(x μ) 2 ) 2 can be can be also 2 2 K + δ ((X μ) 2 ) > (X μ) 4 > K δ ((X μ) 2 ) K = Kurtosis Value X = input data μ = mean of N input (X) samples δ= estimation error Kurtosis estimator block simulation showing an RFI detection during the sampling pints 3000 to 5000. A single tone sinusoidal input signal was fed to the system during this time. No other input was provided. 9

ADC + PFB multitone response ADC Multitone response has noise floor below 70dB Sub-bands FFT plots merged 10

Radiation Effect Mitigation 100 krad(si) of total ionizing dose (TID) is the requirement of most NASA missions (Jupiter-bound missions require up to 3Mrads) The selected 28nm CMOS process has been tested to have inherent tolerance to 500krad(Si) The silicon insulator (SOI) process provides complete immunity to singleevent latchup, the main concern for CMOS electronics in space The process also provides 10X - 20X lower single event upset (SEU) rate Long term on-chip bit storage devices (configuration and calibration coefficient memories) will be hardened with layout techniques (DICE latches, increased capacitance and resistance) 11

Summary We present the first low-power RFI mitigating receiver backend ASIC that pushes the state of the art significantly in terms of SWAP. It is designed in a 28nm process and it will be rad-hard to 500krad(Si) of total ionizing dose (TID) and immune to single event latchup (SEL). The ASIC includes an on-chip analog to digital converter (ADC) and a RFI detecting/mitigating digital signal processing (DSP) block. The ASIC is capable of processing signals with bandwidths exceeding 1.0GHz. The ADC has a 10-bit, 2 GS/s radiation-hard successive approximation register (SAR) architecture. The DSP block includes a 1024-channel polyphase filter bank (PFB), a Fast Fourier Transform (FFT) blocks and Kurtosis detection & accumulation block. The total ADC power is 35.7mW (with >9 bits ENOB). The DSP will have a high degree of programmability that includes the selection/bypassing of the Kurtosis estimation, selection of the number of channels, selection of the decimation factor and selection of time spans for the accumulation of statistical averages. The goal is to increase the sampling rate to 5GS/s and add more programmability to number of channels. We will tapeout a test chip November 2017 and use these results for the future design. 12

Some Other Alphacore Programs that may be of interest to you 13

High Speed Digitizer for Remote Sensing Analog, Mixed Signal & RF Electronics NASA SBIR Phase I & PHASE II NASA need: A high-resolution, low-power, rad-hard analog-to-digital converter (ADC) suitable for NASA s remote sensing applications. 4b, 25GS/s, 25GHz, 400mW flash ADC with 12.5Gb/s I/Os I/O interface is optimized for interfacing to an FPGA Designed in a 28nm CMOS SOI technology Targets a range of NASA s remote sensing instruments, scalable for use in balloons, aircraft and satellites. Radiation hard up to 500krad(Si) and SEL immune Status: Completion by Oct 2017 Specification Architecture Interconnect Sampling rate / Input frequency Power [ADC core / entire chip with I/Os] Radiation hardness Alphacore s ADC 2-channel interpolated flash Chip-on-Board 25GSPS/25GHz 400mW 500krad 2017 SBIR DATA RIGHTS 8/16/2017 14

High Sample Rate A/D Converter Analog, Mixed Signal & RF Electronics DARPA SBIR Phase I & PHASE II DARPA need: Low-power, high-peed ADC for phased array SoCs Used in phased array technologies End goal is a 7b, 40GS/s, 20GHz, 500mW interpolated flash ADC Designed in a 28nm CMOS SOI technology Design will be radiation hard up to 500krad(Si) and SEL immune First test chip containing the analog front-end and calibration circuit has been taped out in September 2016 Upgraded version of the NASA ADC Specification Architecture Interconnect Resolution Sampling rate / Input frequency I/O type Radiation hardness Alphacore s ADC 2-channel interpolated flash Flip-chip 7 bits 40 GSPS / 20 GHz 12.5 Gbps CML, XOR/PRBS encoded 500krad Status: Completion by May 2019 2017 SBIR DATA RIGHTS 8/16/2017 15

Analog to Information Processing Analog, Mixed Signal & RF Electronics Navy SBIR Phase I Navy need: An analog to information processing approach to bypass analog-to-digital conversion that is capable of lower power consumption, smaller circuit size and does not require upfront digitization. Unique analog IC design that transforms RF inputs directly to useful information without off-chip digitization The systems forms an ADC with impressive specs: - ENOB > 10bits - Linearity > 12bits - Bandwidth > 10GHz - Core Design Power < 150mW Incorporates bank of filters and on-chip digital signal processing circuitry Applications include radar, wireless communication and optical transport networks Status: Completed Mar 2017 2017 SBIR DATA RIGHTS 8/16/2017 16

And just for fun, check out http://nist-takingmeasure.blogs.govdelivery.com/weird-signals-listening-eclipse/ 17