USOO A United States Patent (19) 11 Patent Number: 5,825,438 Song et al. (45) Date of Patent: Oct. 20, 1998

Similar documents
(12) Patent Application Publication (10) Pub. No.: US 2004/ A1

III... III: III. III.

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

(12) United States Patent (10) Patent No.: US 8,803,770 B2. Jeong et al. (45) Date of Patent: Aug. 12, 2014

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

(51) Int. Cl... G11C 7700

(12) United States Patent (10) Patent No.: US 6,885,157 B1

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

United States Patent [19] [11] Patent Number: 5,862,098. J eong [45] Date of Patent: Jan. 19, 1999

32O O. (12) Patent Application Publication (10) Pub. No.: US 2012/ A1. (19) United States. LU (43) Pub. Date: Sep.

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1

(12) United States Patent (10) Patent No.: US 6,865,123 B2. Lee (45) Date of Patent: Mar. 8, 2005

Dm 200. (12) Patent Application Publication (10) Pub. No.: US 2007/ A1. (19) United States. User. (43) Pub. Date: Oct. 18, 2007.

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1. (51) Int. Cl. CLK CK CLK2 SOUrce driver. Y Y SUs DAL h-dal -DAL

) 342. (12) Patent Application Publication (10) Pub. No.: US 2016/ A1. (19) United States MAGE ANALYZER TMING CONTROLLER SYNC CONTROLLER CTL

illlllllllllllilllllllllllllllllillllllllllllliilllllllllllllllllllllllllll

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1. Yun et al. (43) Pub. Date: Oct. 4, 2007

(12) United States Patent

(12) United States Patent

Exexex. (12) Patent Application Publication (10) Pub. No.: US 2007/ A1. (19) United States DAT. CONTS Sense signol generotor Detection

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

Chen (45) Date of Patent: Dec. 7, (54) METHOD FOR DRIVING PASSIVE MATRIX (56) References Cited U.S. PATENT DOCUMENTS

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1

(12) United States Patent

(12) United States Patent (10) Patent No.: US 8,026,969 B2

(12) United States Patent (10) Patent No.: US 6,406,325 B1

United States Patent (19)

(12) United States Patent (10) Patent No.: US 6,867,549 B2. Cok et al. (45) Date of Patent: Mar. 15, 2005

con una s190 songs ( 12 ) United States Patent ( 45 ) Date of Patent : Feb. 27, 2018 ( 10 ) Patent No. : US 9, 905, 806 B2 Chen

(12) Patent Application Publication (10) Pub. No.: US 2008/ A1

USOO A United States Patent (19) 11 Patent Number: 5,822,052 Tsai (45) Date of Patent: Oct. 13, 1998

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1

III. (12) United States Patent US 6,995,345 B2. Feb. 7, (45) Date of Patent: (10) Patent No.: (75) Inventor: Timothy D. Gorbold, Scottsville, NY

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

United States Patent (19) Ekstrand

(12) United States Patent (10) Patent No.: US 6,373,742 B1. Kurihara et al. (45) Date of Patent: Apr. 16, 2002

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) United States Patent (10) Patent No.: US 6,462,508 B1. Wang et al. (45) Date of Patent: Oct. 8, 2002

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1. (51) Int. Cl. SELECT A PLURALITY OF TIME SHIFT CHANNELS

United States Patent 19 Yamanaka et al.

EP A2 (19) (11) EP A2 (12) EUROPEAN PATENT APPLICATION. (43) Date of publication: Bulletin 2009/24

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

(12) Patent Application Publication (10) Pub. No.: US 2008/ A1. Chen et al. (43) Pub. Date: Nov. 27, 2008

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1

Appeal decision. Appeal No USA. Osaka, Japan

(12) United States Patent

(12) United States Patent (10) Patent No.: US 6,570,802 B2

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1

(12) United States Patent (10) Patent No.: US 6,239,640 B1

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

(12) Patent Application Publication (10) Pub. No.: US 2014/ A1

Assistant Examiner Kari M. Horney 75 Inventor: Brian P. Dehmlow, Cedar Rapids, Iowa Attorney, Agent, or Firm-Kyle Eppele; James P.

USOO A United States Patent (19) 11 Patent Number: 5,850,807 Keeler (45) Date of Patent: Dec. 22, 1998

(12) United States Patent

United States Patent (19) Gartner et al.

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1

(12) United States Patent (10) Patent No.: US 6,852,965 B2. Ozawa (45) Date of Patent: *Feb. 8, 2005

(12) United States Patent (10) Patent No.: US 8,736,525 B2

Sept. 16, 1969 N. J. MILLER 3,467,839

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1

(12) United States Patent (10) Patent No.: US 7,952,748 B2

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1. (51) Int. Cl.

(12) Patent Application Publication (10) Pub. No.: US 2016/ A1

(12) Patent Application Publication (10) Pub. No.: US 2017/ A1

Superpose the contour of the

(12) Patent Application Publication (10) Pub. No.: US 2004/ A1

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1. Park et al. (43) Pub. Date: Jan. 13, 2011

(12) United States Patent

AMOLED compensation circuit patent analysis

(12) Patent Application Publication (10) Pub. No.: US 2014/ A1

(12) Patent Application Publication (10) Pub. No.: US 2012/ A1

(12) United States Patent

United States Patent (19) Osman

III. USOO A United States Patent (19) 11) Patent Number: 5,741,157 O'Connor et al. (45) Date of Patent: Apr. 21, 1998

E. R. C. E.E.O. sharp imaging on the external surface. A computer mouse or

EP A2 (19) (11) EP A2 (12) EUROPEAN PATENT APPLICATION. (43) Date of publication: Bulletin 2012/20

o VIDEO A United States Patent (19) Garfinkle u PROCESSOR AD OR NM STORE 11 Patent Number: 5,530,754 45) Date of Patent: Jun.

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) United States Patent (10) Patent No.: US 6,424,795 B1

(12) United States Patent

United States Patent (19) Starkweather et al.

(12) Patent Application Publication (10) Pub. No.: US 2014/ A1

Blackmon 45) Date of Patent: Nov. 2, 1993

File Edit View Layout Arrange Effects Bitmaps Text Tools Window Help

(12) (10) Patent No.: US 8.205,607 B1. Darlington (45) Date of Patent: Jun. 26, 2012

(12) (10) Patent N0.: US 6,969,021 B1. Nibarger (45) Date of Patent: Nov. 29, 2005

(12) United States Patent (10) Patent No.: US 6,275,266 B1

(12) Patent Application Publication (10) Pub. No.: US 2016/ A1. LM et al. (43) Pub. Date: May 5, 2016

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

s S (12) United States Patent (10) Patent No.: US 9.412,462 B2 (45) Date of Patent: Aug. 9, 2016

United States Patent (19) 11 Patent Number: 5,326,297 Loughlin 45 Date of Patent: Jul. 5, Ireland /1958 Fed. Rep. of Germany...

Aug. 4, 1964 N. M. LOURIE ETAL 3,143,664

US 7,872,186 B1. Jan. 18, (45) Date of Patent: (10) Patent No.: (12) United States Patent Tatman (54) (76) Kenosha, WI (US) (*)

(12) United States Patent (10) Patent No.: US 7.043,750 B2. na (45) Date of Patent: May 9, 2006

Transcription:

USOO5825438A United States Patent (19) 11 Patent Number: Song et al. (45) Date of Patent: Oct. 20, 1998 54) LIQUID CRYSTAL DISPLAY HAVING 5,517,341 5/1996 Kim et al...... 349/42 DUPLICATE WRING AND A PLURALITY 5,600,461 2/1997 Ueda et al.... 349/12 OF THIN FILM TRANSISTORS FOR SINGLE 5,648,826 7/1997 Song et al.... 349/54 PXEL 75 Inventors: Jun-ho Song; Dong-gyu Kim, both of Primary Examiner William L. Sikes Suwon, Rep. of Korea ASSistant Examiner Toan Ton 73 ASSignee: Samsung Electronics Co., Ltd., Attorney, Agent, or Firm-Cushman Darby & Cushman IP Kyungki-do, Rep. of Korea Group of Pillsbury Madison & Sutro LLP 21 Appl. No.: 558,708 57 ABSTRACT 22 Filed: Nov. 14, 1995 O O A liquid crystal display having duplicated wiring and tran 30 Foreign Application Priority Data Sistors for a single pixel. The liquid crystal display has a Nov. 14, 1994 KR Rep. of Korea... 1994 29822 Simple structure that each Source of the transistors of a pixel 51) Int. Cl.... G02F1/136; G02F 1/1333; is extended to form a connecting means that connects a pair GO2F 1/1343 of the data lines of that pixel. Each pair of data lines provides 52 U.S. Cl.... 349/54; 349/42; 349/139 58 Field of Search... 349/42, 139, 54 a relatively large Space between each pair of two thin film transistors, which prevents the thin film transistors from 56) References Cited being damaged by a same event. U.S. PATENT DOCUMENTS 5,446,568 8/1995 Nakazawa et al.... 349/42 2 Claims, 5 Drawing Sheets 2 3 4 2 O ufis N 8 NPl y Q N a N NaN SN

U.S. Patent Oct. 20, 1998 Sheet 1 of 5 F.G. 1 (PRIOR ART)

U.S. Patent Oct. 20, 1998 Sheet 2 of 5 FG.2 ZZZZZZZZZZZZZZZZZZZZZZZZZZZZZZZZZZ 27 ZZZZZZZZ ZZZZ

U.S. Patent Oct. 20, 1998 Sheet 3 of 5 FG4 NYN S IZ2 Sa Yaya 2% 12 ZZZZ EXAAAs IZL a N N N N N N N NASS X f KN

U.S. Patent Oct. 20, 1998 Sheet 4 of 5 FG.5

U.S. Patent Oct. 20, 1998 Sheet 5 of 5 FG.6 XNSNSSX X. 22e2ZZ Y ZR 2. YZZZZZZZ 777 SXS, ARYYYYYYYYNASAN Z X NNNNN SN RN O 2 KK Y NS S. how Z7777.7tz 27 3y2 S. Ex2 42XC A. as N N N N N N N NaNS 22 Nya N 1N t Y

1 LIQUID CRYSTAL DISPLAY HAVING DUPLICATE WRING AND A PLURALITY OF THIN FILM TRANSISTORS FOR SINGLE PXEL BACKGROUND OF THE INVENTION (1). Field of the Invention The present invention relates to a liquid crystal display (LCD), and more particularly to a liquid crystal display (LCD) in which duplicate wiring and a plurality of transis tors are assigned to a single pixel. (2). Description of Art With the trend of manufacturing screens of liquid crystal displays (LCDS) having large size and high definition, decrease in LCD productivity that results from line defects or dot defects becomes an issue, and the prevention of defects is an important goal for LCD technology. Major causes for the above-mentioned defects are char acterized as the following: incomplete condition and inac curacy of manufacturing Steps of panels as designed originally, and generation of dust contaminants or insuffi cient cleaning of the Surface. The dot defects result from degraded picture elements Such as pixels, thin film transistors and color filters. The line defects are caused by deformity of bus lines, shorts in cross-over regions, imbalance of threshold Voltage of thin film transistors due to Static electricity, and unstable con nections with driver large Scale integration (LSI). As a third defect, display unevenness is due to uneven thicknesses of cells, alignment error of liquid crystals, time constant error, uneven dispersion or damage to the charac teristics of the thin film transistors. There are two techniques to reduce the above-described defects. One is a technique for reducing defects in the wiring or insulating region during the manufacturing Steps, without changing main circuit Structure, which is often used in the manufacture of liquid crystal displays having large-scale amorphous Silicon thin film transistors. In concrete terms, there are a multilayer interconnection technique for preclud ing disconnection to reduce resistance of wiring, and a taper etching method for preventing disconnection in the inter Secting points of wiring by giving a slope to the Section of the wiring or multi-layered insulating film that precludes generation of pinholes and enhance insulation resisting pressure. The above-mentioned techniques have a disadvantageous feature of increasing in the number of manufacturing Steps, but have no change in the basic circuit Structure, and ensure an increase in the Switching rate and advantageous yield. However, the techniques for reducing defects in the manufacturing Steps cannot by themselves overcome LCD defects that may occur due to inferior thin film transistors. Accordingly, there is required redundancy of circuit Struc ture that prevents occurrence of defects in the circuit or keeps the defects from being dominant, even if there is an inferior thin film transistor in the circuit. Redundancy techniques are of use for removing the dot and are line defects, and classified into two kinds: a first one relating to test and modification, Such as a pixel-dividing technique, a thin film transistor-duplexing and a wiring duplexing, and a Second one requiring test and modification, Such as a technique for employing spare thin film transistors or spare wiring. The first one has been usually employed in present day technology. The following description is about redundant circuit Struc ture. 15 25 35 40 45 50 55 60 65 2 The formation of a pair of thin film transistors in a single pixel is first described. There is a slim possibility of degrading two adjacent thin film transistors at the same time, thereby producing dot defects due to incomplete turn-on of thin film transistors. Therefore, providing a pair of thin film transistors per pixel can preclude dot defects by providing the likelihood that at least one of the transistors will not be defective. This technique has advantages that there is no increase in the manufacturing Steps and no need of modification, but increases the frequency of dot defects by leakage of thin film transistors and decreases the Switching rate. In case of forming duplicate wiring, two bus lines are assigned to one pixel or the bus lines to two pixels to preclude disconnection in bus lines. This technique also has advantages that no additional manufacturing Step and modi fication are required. However, there is a probability of increase in the frequency of dot defects by leakage of thin film transistors and decrease in the Switching rate. When it comes to the pixel-dividing technique, a Single dot is divided into a plurality of pixels, and thin film transistors are formed in each pixel. Therefore, even if one pixel is degraded, the rest of them are in a normal condition, and the dot defects are not dominant thereby. The above-described pixel-dividing technique does not require additional manufacturing Steps, but there is a decrease in the Switching rate. The three above-described techniques have respective advantages and disadvantages, and properly combine with each other in certain occasions to make up for the technical Shortcomings each technique has. Using both a plurality of wiring and thin film transistors is its typical example. An applied embodiment of that is depicted as follows with reference to FIG. 1 of the accompanying drawings. FIG. 1 is related to the invention that is disclosed in U.S. Pat. No. 4,368,523 entitled Liquid Crystal Display Device Having Redundant Pairs of Address Buses. According to this conventional art, a plurality of transis tors 3, 4, 5 and 6 are assigned to a single pixel, and address buses 1 and 1' and data buses 2 and 2' are formed in pair. Bridge lines 7 and 8 that connect one bus line with the other in the respective pairs of bus lines are formed to make reconditioning possible when the lines are open. This conventional technique, however, results in disad Vantages of complication of Structure and manufacturing Steps, and addition of production cost by the new step for forming the bridge lines to connect the bus lines of each pair with each other. Besides, the Space between transistors should be narrow to prevent a decrease in the Switching rate when the thin film transistors are formed in pairs. In this case, when particles having at least a predetermined size infiltrate the device, it is easy to damage the transistors. SUMMARY OF THE INVENTION It is an object of the present invention to provide a liquid crystal display having a simple structure to reduce genera tion of defects without adding any new manufacturing Steps. In order to achieve the above object, the liquid crystal display of the invention includes a plurality of pixels arranged in a matrix, a plurality of transistors connected to each of the pixels, and a pair of gate lines and a pair of data lines encompassing each of the pixels, a pair of first con necting means that connect the pair of the gate lines encom passing the one pixel, and a Second connecting means that connects the pair of the data lines encompassing the one

3 pixel. The Second connecting means is formed by extending the Sources of the transistors, and the number of the tran SistorS is two. AS another aspect of the present invention, a liquid crystal display panel including a plurality of pixels arranged in a matrix, a plurality of transistors connected to each of the pixels, and a pair of gate lines and a pair of data lines encompassing each of the pixels, further comprises a first connecting means that connects the pair of the gate lines encompassing the one pixel, and a Second connecting means that connects the pair of the data lines encompassing the one pixel. The Second connecting means is formed by extending the Sources of the transistors. In the liquid crystal display of the invention, a pair of common electrode lines are formed in parallel with the gate lines. Preferably, the pair of common electrode lines are formed on both sides of the pixel. The pair of the gate lines are formed on one Side of the pixel, and the number of the transistors is two. BRIEF DESCRIPTION OF THE DRAWINGS The above objects and other advantages of the present invention will become more apparent upon consideration of presently preferred embodiments of the present invention with reference to the attached drawings, in which: FIG. 1 is an equivalent circuit diagram of a conventional liquid crystal display that includes double wirings and transistors for a Single pixel; FIG. 2 is a top-perspective view of a liquid crystal display in accordance with a first preferred embodiment of the present invention; FIG. 3 is an equivalent circuit diagram of the liquid crystal display of FIG. 2; FIG. 4 is a top-perspective view of a liquid crystal display in accordance with a Second preferred embodiment of the present invention; FIG. 5 is an equivalent circuit diagram of the liquid crystal display of FIG. 4; and FIG. 6 depicts signal flow when the wiring is discon nected by particles of a predetermined size in the liquid crystal display of the invention. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS Preferred embodiments of the present invention will now be discussed in detail, with reference to the accompanying drawings. FIG. 2 is a top-perspective view of a liquid crystal display in accordance with a first preferred embodiment of the present invention, and FIG. 3 is an equivalent circuit dia gram of the liquid crystal display of FIG. 2. As shown in FIGS. 2 and 3, the liquid crystal display of the first preferred embodiment includes a pair of gate lines 1 and 1' and a pair of data lines 2 and 2 collectively encompassing each pixel 10 that is arranged in a matrix. The pair of the gate lines 1 and 1" of one pixel are connected with each other bordering two opposite margins of the pixel by means of respective connecting means 7 and 7", and the pair of the data lines 2 and 2' of one pixel are connected with each other by one connecting means 8. The connecting means 7 and 7" and gate lines 1 and 1" overlap the pixel 10 and an insulating layer (not illustrated). The overlap area becomes a Storage capacitor 9 to form an auxiliary capacitance. Such an auxiliary capacitance reduces a drop in 4 data Voltage generated in the leakage current until the next data Signal arrives after one data Signal has arrived. When gate lines of all pixels are connected to the auxiliary capacitance, the potential of the foregoing Stage is applied 5 just when the data is recorded, and it becomes a bottom potential from when the data of the next stage is recorded, and even if the auxiliary capacitance is connected to the foregoing stage, it Serves as a storage capacitor. Besides, two thin film transistors 3 and 4, Switching elements to the pixel 10, are formed, and the Space between two transistors is larger than the one that is conventionally provided when only one transistor is provided. Since the data lines 2 and 2' are duplicates, the Space between the transistors can be larger without affecting adversely the Switching rate. 15 The gate lines of these two transistors are connected with one another, and an intermediate point of the trace connect ing the gates is connected with the gate line 1. The Sources of the two transistors are extended to form a connecting means 8 that connects the data lines 2 and 2' with one another, and each drain is connected to the Storage capacitors 9. The lined Storage capacitors 9 represented by the one shown in FIG. 3, are capacitors that are filled with liquid crystal between the pixel 10 and common electrodes formed 25 on the other plate of the liquid crystal display (not shown). FIG. 4 is a top-perspective view of a liquid crystal display in accordance with a Second preferred embodiment of the present invention, and FIG. 5 is an equivalent circuit dia gram of the liquid crystal display of FIG. 4. As shown in FIGS. 4 and 5, a liquid crystal display of a Second preferred embodiment includes a pair of gate lines 1 and 1' and a pair of data lines 2 and 2' encompassing each pixel 10 that is arranged in a matrix (not shown). In contrast 35 to the first preferred embodiment in which the gate lines are formed on both sides of the Single pixel, the pair of the gate lines 1 and 1' are both formed on a same one side of the pixel, i.e., on either the upper or lower Side of the pixel (assuming a vertical orientation of the display having the 40 array of Such pixels). In addition, the pair of the common electrode lines 11 and 11" are arranged in parallel with each gate line 1 and 1' on the lower and upper margins of the pixel. The pair of the gate lines 1 and 1" of one pixel are 45 connected with each other by one connecting means 7", and the pair of the data lines 2 and 2' of one pixel are connected with each other by one connecting means 8. Thin film transistors 3 and 4, Switching elements for the pixel 10, are formed to have a space therebetween which is 50 larger than the Spaces conventionally provided at compa rable locations. AS mentioned above in connection with describing the first preferred embodiment, because the data lines 2 and 2' are duplicates, the Space between the transis tors can be larger without affecting adversely the Switching 55 rate. The gates of the two transistors are connected to a gate line 1. The Sources of the two transistors are extended to form a connecting means 8 that connects the data lines 2 and 2, and the drains are connected to a Storage capacitor 9. 60 In the liquid crystal display of the present invention, the data lines are duplicate to make it possible to enlarge the Space of the transistors, comparable with conventional con struction which prevents the thin film transistors from being damaged at the same time. 65 The following description is about the operation of a liquid crystal display when the wiring is disconnected by particles of a predetermined size.

S As shown in FIG. 6, when a particle 40 that is larger than the space between the adjacent data lines 22 and 32 of the two pixels 20 and 30 is pervious to the LCD, the two data lines 22' and 32 would ordinarily both be damaged. However, the data lines in a display constructed in accor dance with the principles of the present invention are connected overall, and Signals can be transmitted in the direction of arrows as shown in FIG. 6. In case of the right pixel of FIG. 6, a signal that has come down along the left data line 32, does not move down along the damaged data line 32, and, instead, is transmitted along the right data line 32" via the connecting means 38 that connect the data lines 32 to 32". Accordingly, the LCD of the invention can operate normally regardless of the damage to the data lines. The LCD of the present invention has a simple structure that in which each Source of the transistors is extended to form a connecting means that connects a pair of the data lines to one pixel, dispensing with any additional manufac turing Step, and includes duplicated data lines to permit the provision of a Space between the two thin film transistors of each pixel, thereby preventing the thin film transistors from being both damaged by the same event. The preferred embodiments of the present invention are given by way of example, and the invention recited in the 5 15 6 attached claims is not limited to the illustrative embodi ments. Those of ordinary skill in the art will recognize that routine design changes may be made to the exemplary embodiments without departing from the Scope of the claims. What is claimed is: 1. A liquid crystal display, comprising: a plurality of pixels arranged in a matrix; a plurality of transistors connected to each of Said pixels, each Said transistor having a Source, a respective pair of gate lines and a respective pair of data lines encompassing each of Said pixels; a respective pair of first connecting means that connect the pair of gate lines encompassing each Said pixel; and a respective Second connecting means that connects the pair of data lines encompassing each Said pixel, Said Second connecting means being formed by extensions of Said Sources of Said transistors. 2. The liquid crystal display panel as Set forth in claim 1, wherein: Said plurality of Said transistors is two.