EFFICIENT POWER REDUCTION OF TOPOLOGICALLY COMPRESSED FLIP-FLOP AND GDI BASED FLIP FLOP

Similar documents
Fully Static and Compressed Topology Using Power Saving in Digital circuits for Reduced Transistor Flip flop

Low Power D Flip Flop Using Static Pass Transistor Logic

An Efficient Power Saving Latch Based Flip- Flop Design for Low Power Applications

Design of a Low Power and Area Efficient Flip Flop With Embedded Logic Module

A Power Efficient Flip Flop by using 90nm Technology

P.Akila 1. P a g e 60

LOW POWER DOUBLE EDGE PULSE TRIGGERED FLIP FLOP DESIGN

Power Optimization Techniques for Sequential Elements Using Pulse Triggered Flip-Flops with SVL Logic

Improve Performance of Low-Power Clock Branch Sharing Double-Edge Triggered Flip-Flop

HIGH PERFORMANCE AND LOW POWER ASYNCHRONOUS DATA SAMPLING WITH POWER GATED DOUBLE EDGE TRIGGERED FLIP-FLOP

A NOVEL DESIGN OF COUNTER USING TSPC D FLIP-FLOP FOR HIGH PERFORMANCE AND LOW POWER VLSI DESIGN APPLICATIONS USING 45NM CMOS TECHNOLOGY

Low-Power and Area-Efficient Shift Register Using Pulsed Latches

Low Power and Reduce Area Dual Edge Pulse Triggered Flip-Flop Based on Signal Feed-Through Scheme

DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP TECHNIQUE USED FOR LOW POWER CONSUMPTION IN CLOCKING SCHEME

Design of Pulse Triggered Flip Flop Using Conditional Pulse Enhancement Technique

PERFORMANCE ANALYSIS OF AN EFFICIENT PULSE-TRIGGERED FLIP FLOPS FOR ULTRA LOW POWER APPLICATIONS

DESIGN AND ANALYSIS OF LOW POWER STS PULSE TRIGGERED FLIP-FLOP USING 250NM CMOS TECHNOLOGY

Design of Shift Register Using Pulse Triggered Flip Flop

DESIGN OF DOUBLE PULSE TRIGGERED FLIP-FLOP BASED ON SIGNAL FEED THROUGH SCHEME

Parametric Optimization of Clocked Redundant Flip-Flop Using Transmission Gate

Design of New Dual Edge Triggered Sense Amplifier Flip-Flop with Low Area and Power Efficient

AN EFFICIENT LOW POWER DESIGN FOR ASYNCHRONOUS DATA SAMPLING IN DOUBLE EDGE TRIGGERED FLIP-FLOPS

Minimization of Power for the Design of an Optimal Flip Flop

High Performance Dynamic Hybrid Flip-Flop For Pipeline Stages with Methodical Implanted Logic

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

LOW-POWER CLOCK DISTRIBUTION IN EDGE TRIGGERED FLIP-FLOP

Low Power Different Sense Amplifier Based Flip-flop Configurations implemented using GDI Technique

Reduction of Area and Power of Shift Register Using Pulsed Latches

A Modified Static Contention Free Single Phase Clocked Flip-flop Design for Low Power Applications

DESIGN OF A NEW MODIFIED CLOCK GATED SENSE-AMPLIFIER FLIP-FLOP

Asynchronous Data Sampling Within Clock-Gated Double Edge-Triggered Flip-Flops

High Frequency 32/33 Prescalers Using 2/3 Prescaler Technique

A Low-Power CMOS Flip-Flop for High Performance Processors

Design of an Efficient Low Power Multi Modulus Prescaler

International Journal of Engineering Research in Electronics and Communication Engineering (IJERECE) Vol 1, Issue 6, June 2015 I.

Abstract 1. INTRODUCTION. Cheekati Sirisha, IJECS Volume 05 Issue 10 Oct., 2016 Page No Page 18532

International Journal of Scientific & Engineering Research, Volume 4, Issue 7, July ISSN

New Single Edge Triggered Flip-Flop Design with Improved Power and Power Delay Product for Low Data Activity Applications

Design and Simulation of a Digital CMOS Synchronous 4-bit Up-Counter with Set and Reset

Design And Analysis of Clocked Subsystem Elements Using Leakage Reduction Technique

An Optimized Implementation of Pulse Triggered Flip-flop Based on Single Feed-Through Scheme in FPGA Technology

I. INTRODUCTION. Figure 1: Explicit Data Close to Output

Design And Analysis Of Implicit Pulsed Double Edge Triggered Clocked Latch For Low Power Applications

CMOS Low Power, High Speed Dual- Modulus32/33Prescalerin sub-nanometer Technology

Design of Low Power D-Flip Flop Using True Single Phase Clock (TSPC)

AN EFFICIENT DOUBLE EDGE TRIGGERING FLIP FLOP (MDETFF)

Design and Analysis of Semi-Transparent Flip-Flops for high speed and Low Power Applications in Networks

Design of low power 4-bit shift registers using conditionally pulse enhanced pulse triggered flip-flop

Energy Recovery Clocking Scheme and Flip-Flops for Ultra Low-Energy Applications

Design of Low Power and Area Efficient Pulsed Latch Based Shift Register

LOW POWER LEVEL CONVERTING FLIP-FLOP DESIGN BY USING CONDITIONAL DISCHARGE TECHNIQUE

Design of a Low Power Four-Bit Binary Counter Using Enhancement Type Mosfet

EFFICIENT DESIGN OF SHIFT REGISTER FOR AREA AND POWER REDUCTION USING PULSED LATCH

A NOVEL APPROACH TO ACHIEVE HIGH SPEED LOW-POWER HYBRID FLIP-FLOP

Dual Edge Triggered Flip-Flops Based On C-Element Using Dual Sleep and Dual Slack Techniques

Dual Edge Adaptive Pulse Triggered Flip-Flop for a High Speed and Low Power Applications

MASSACHUSETTS INSTITUTE OF TECHNOLOGY Department of Electrical Engineering and Computer Science

Comparative Analysis of low area and low power D Flip-Flop for Different Logic Values

DESIGN OF LOW POWER TEST PATTERN GENERATOR

Area Efficient Pulsed Clock Generator Using Pulsed Latch Shift Register

ISSCC 2003 / SESSION 19 / PROCESSOR BUILDING BLOCKS / PAPER 19.5

Design of Low Power Dual Edge Triggered Flip Flop Based On Signal Feed through Scheme

Modeling and designing of Sense Amplifier based Flip-Flop using Cadence tool at 45nm

Comparison of Conventional low Power Flip Flops with Pulse Triggered Generation using Signal Feed through technique

International Journal Of Global Innovations -Vol.6, Issue.I Paper Id: SP-V6-I1-P46 ISSN Online:

Current Mode Double Edge Triggered Flip Flop with Enable

data and is used in digital networks and storage devices. CRC s are easy to implement in binary

Novel Design of Static Dual-Edge Triggered (DET) Flip-Flops using Multiple C-Elements

An FPGA Implementation of Shift Register Using Pulsed Latches

Asynchronous Model of Flip-Flop s and Latches for Low Power Clocking

International Journal of Computer Trends and Technology (IJCTT) volume 24 Number 2 June 2015

Memory elements. Topics. Memory element terminology. Variations in memory elements. Clock terminology. Memory element parameters. clock.

An efficient Sense amplifier based Flip-Flop design

GLITCH FREE NAND BASED DCDL IN PHASE LOCKED LOOP APPLICATION

Design of a High Frequency Dual Modulus Prescaler using Efficient TSPC Flip Flop using 180nm Technology

SYNCHRONOUS DERIVED CLOCK AND SYNTHESIS OF LOW POWER SEQUENTIAL CIRCUITS *

Analysis of Digitally Controlled Delay Loop-NAND Gate for Glitch Free Design

CS/EE 6710 Digital VLSI Design CAD Assignment #3 Due Thursday September 21 st, 5:00pm

DESIGN AND ANALYSIS OF COMBINATIONAL CODING CIRCUITS USING ADIABATIC LOGIC

Implementation of High Speed, Low Power NAND Gate-based JK Flip-Flop using Modified GDI Technique in 130 nm Technology

LFSR Counter Implementation in CMOS VLSI

Single Edge Triggered Static D Flip-Flops: Performance Comparison

CMOS DESIGN OF FLIP-FLOP ON 120nm

HIGH SPEED CLOCK DISTRIBUTION NETWORK USING CURRENT MODE DOUBLE EDGE TRIGGERED FLIP FLOP WITH ENABLE

ELEC 4609 IC DESIGN TERM PROJECT: DYNAMIC PRSG v1.2

EFFICIENT TIMING ELEMENT DESIGN FEATURING LOW POWER VLSI APPLICATIONS

Comparative Analysis of Pulsed Latch and Flip-Flop based Shift Registers for High-Performance and Low-Power Systems

Design of Conditional-Boosting Flip-Flop for Ultra Low Power Applications

Design Of Pulsed Latch Based Shift Register Using Multiplexer With Reduced Power And Area

Research Article Ultra Low Power, High Performance Negative Edge Triggered ECRL Energy Recovery Sequential Elements with Power Clock Gating

Gated Driver Tree Based Power Optimized Multi-Bit Flip-Flops

ISSN Vol.08,Issue.24, December-2016, Pages:

INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATION ENGINEERING & TECHNOLOGY (IJECET)

DESIGN AND IMPLEMENTATION OF SYNCHRONOUS 4-BIT UP COUNTER USING 180NM CMOS PROCESS TECHNOLOGY

Implementation of Counter Using Low Power Overlap Based Pulsed Flip Flop

Design and Analysis of Custom Clock Buffers and a D Flip-Flop for Low Swing Clock Distribution Networks. A Thesis presented.

Modified Ultra-Low Power NAND Based Multiplexer and Flip-Flop

ADVANCES in NATURAL and APPLIED SCIENCES

ANALYSIS OF POWER REDUCTION IN 2 TO 4 LINE DECODER DESIGN USING GATE DIFFUSION INPUT TECHNIQUE

Figure.1 Clock signal II. SYSTEM ANALYSIS

Transcription:

EFFICIENT POWER REDUCTION OF TOPOLOGICALLY COMPRESSED FLIP-FLOP AND GDI BASED FLIP FLOP S.BANUPRIYA 1, R.GOWSALYA 2, M.KALEESWARI 3, B.DHANAM 4 1, 2, 3 UG Scholar, 4 Asst.Professor/ECE 1, 2, 3, 4 P.S.R.RENGASAMY COLLEGE OF ENGINEERING FOR WOMEN ABSTRACT Power consumption is a major problem in modern circuit design, for low power applications. Optimization of power is the important task at the logic level to minimize the power consumption. So the components are designedcarefully in such a way that, they consume less power with high speed. Flip flops are the important elements in all digital design but, consume much power due to the dynamic and static power dissipation. This paper presents a low power Topologically Compressed Flip Flop with comparison of FF using GDI. In the existing method static Topologically Compressed 21-transistor flip flop is proposed. This FF reduces the power consumption by 75% at 0% data activity. The reduction is achieved by merging the logically equivalent transistors. In order to reduce power consumption new method GDI technique is introduced. The performance of TCFF and FF using GDI is designed and the simulation has been performed on the Tanner EDA Tool. An Experimental chip design with 40 nm CMOS technology shows that almost all conventional FF s are replaced by the proposed FF with the same performance and layout area. Key words: low power, Flip Flop, Transistor count. I.INTRODUCTION Power dissipation and consumption is a serious problem in an IC. The four important components involving the power dissipation in integrated circuits. P Total =α C L V DD 2 f clk +V DD (I sc + I st +I leakage ). 2 P Total is the total power dissipation. α C L V DD f clk refers to the power dissipation due to switching activities. WhereC L is the load capacitance, f clk is the clock frequency andα denotes the node transition factor. V DD *I sc Refers to the short circuit power and V DD *I st refers to the Static power dissipation. So while designing an IC, delay, area and transistor count has comes under the primary design goal. In LSI most of the power is dissipated by Flip Flops (FF s). Flip Flops are used as the memory elements which are the basic building blocks of an IC. They are used in many applications such as data storage, counters, frequency division and shift registers etc. The purpose of this paper is to reduce the transistor count, power consumption and cell area. In section II we review existing low power FF s. In section III we show the topologically compressed flip flop with reduction steps. In section IV the power and performance characteristics are shown compared to other FF s. II.EXISTING WORK In this section we analyze the problems of previously described Flip Flops. Fig.1 shows a typical circuit of differential sense amplifier type FF (DiffFF). This FF is very ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 87

useful to amplify small swing signals. So it is generally used in the output of memory circuit. In this FF still the power reduction is goes down at lower data activity, because these types of circuit have the pre charge operation in every clock low state. Likewise, if we use reduced clock swing, a clock generator and an extra bias circuitry are needed. fig2: XCFF Fig.3 shows adaptive -coupling flip flop (ACFF). In this circuit, commonly used doublechannel transmission gate is replaced by the single-channel transmission gate with dynamic circuit for the data line. It is used to reduce clock related transistor count. Still in this circuit, delay is easily affected by input clock slew variation because different types of singlechannel transmission gates are used in the same data line and connected to the same clock signal. fig1: DiffFF Fig.2 shows a circuitry of cross charge control flip flop (CCFF). This circuit drives output transistor separately in order to reduce the charged and discharged gate capacitance. In actual operation, some of the internal nodes are pre-set with clock signal for the high input data and this operation dissipates extra power to charge and discharge internal nodes. fig3:acff Let us prices the analysis on previously stated low-power FF s. For DiffFF and XCFF, precharge operation is difficult in lower data activity. And for ACFF patience for input clock variation becomes issue to resolve. III.TOPOLOGICALLY FLIP-FLOP COMPRESSED A.TRANSISTOR LEVEL COMPRESSION ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 88

The FF shown in fig.4 consists of different type of latches in the master and the slave parts.the slave-latch is the reset-set type, but the masterlatch is an asymmetrical single input data type. The feature of this circuit is, it operates in single phase clock signal. Fig.5 shows the transistor level schematic of fig. 4.In this schematic logically equivalent transistors are merged. Fig4: Schematic diagram of proposed FF. Fig6: Transistor merging in PMOS side. Fig5: Transistor level schematic of Fig. 4. For the PMOS side, two transistor pairs in the m1 and s1 blocks in fig5. Can be shared as shown in fig6. When either CP or N3 is low, the shared common node becomes VDD voltage level, and N2 and N5 nodes are controlled by the PMOS transistors N1 and N4 individually. When both CP and N3 is high, both N2 and N5 nodes are pulled down to the VSS by the NMOS transistors. As well as M1 and S1 blocks, two PMOS transistor pairs in M2 and S2 blocks are shared. Fig7: Transistor merging in NMOS side. ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 89

When CP is low, both nodes in VDD voltage level and either N2 or N3 is ON. When CP is high, each nodeis in independent voltage level shown in fig.9. This process leads to the circuits shown in fig.5. This circuit only contains the 21 transistors. The number of clock related transistors in only three. This reduction method is called as the Topological compression method. The FF in which TC-method is applied is known as the topologically compressed flip-flop. Fig8: Further transistor merging in PMOS side. Fig10: Transistor level schematic of topologically-compressed flip-flop (TCFF). B.OPERATION Fig9: The state of internal nodes. For the NMOS side configuration, transistors of logically equivalent operation can be shared. Two transistors in M1and M2 blocks in fig7 is shared. Transistor in S1 and S2 are shared. Further in the PMOS side, CP-input transistor in S1 and S2 in fig.8can be merged, because N2 and N3 are logically inverted to each other. In fig.10when CP is low; the PMOS transistor connected to CP turns ON and the master latch becomes the data input mode. Both VD1 and VD2 are pulled up to power supply voltage level, and the input data from D is stored in the master latch. When CP is high, the PMOS transistor is connected to CP turns OFF and the NMOS transistor connected to CP turns ON, and the slave latch becomes data output mode. At the condition the data in the master latch is transferred to the slave latch, and then outputted to Q. IV.PERFORMANCE COMPARISION The performance of TCFF is explained by SPICE simulation with 40nm CMOS technology. Table.1 shows the power consumption of various flip-flops. TCFF consumes least power among the other conventional FF. It is possible to operate down ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 90

to 0.6V supply voltage. TCFF operates with single phase clock signal TCFF does not requires clock buffer. Flip Flop Transistor count Power in mw DiffFF 22 0.01758419 XCFF 21 0.00 8375927 M. Mahesh Kumar, N. Chandra Sekhar., Design and Analysis of Low Power Pulse Triggered Flip flop Based on Single Feed-Through Scheme., International Journal of Engineering Research Volume No.3 Issue No: Special 2, 22 March 2014 N. Karthika, S. Jayanthy., Design of Hybrid Pulsed Flip Flop Featuring Embedded logic. IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) Volume 4, Issue 2, Ver. I (Mar-Apr. 2014) ACFF 22 0. 8633689 FF without TC Table.1 Power analysis of various FF V.CONCLUSION An extremely low power FFusing topological compression and GDI technique is proposed. The TCFF has the lowest power dissipation compared to the other low-power FF`s. The very small no of transistors are connected to the clock signal reduces the power hugely. The power dissipation of the TCFF is 75% lower than the other flip flops. VI.REFERENCE 28 0.1193440 TCFF 21 0.0005742485 Kawai, Takayama, Masumi, Kikuchi, Itoh, Ogawa, Tanaka, Suzuki and Ugawa, A fully static topologically compressed 21-transistor flip-flop, IEEE journal of solid-state circuits, vol. 49, no. 11, november 2014. CH.Vijayalakshmi, S. M.Vijayalakshmi Low Power Pass Transistor Logic Flip Flop International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering,Vol. 3, Issue 5, May 2014 Meghana Pelleti, T. Krishna Murthy and K. Neelima., Low-Power and Low- Area Dual Dynamic Node Hybrid Flip- Flop Featuring Efficient Embedded Logic for Low Power CMOS VLSI 120nm Technology., International Journal of Emerging Technology and Advanced Engineering,Volume 4, Issue 8, August 2014 B.Kavitha devi and P.V.K.Chaitanya., Power Efficient Enhanced Dual Dynamic Hybrid Flip-flop.,International Journal of VLSI and Embedded Systems-IJVES Vol 05, Article 09442, September 2014 A.Lakshminarayanan, N.Jayapal, R.Shankar, D.Karthikeyan4, T.Yuvaraja5., Conditional Clocking Flip-flop For Low Power High-speed Mobile Application Soc., International Journal of Advanced Research in ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 91

Computer and Communication Engineering Vol. 3, Issue 11, November 2014 Kalarikkal Absel, Lijo Manuel,and R. K. Kavitha., Low-Power Dual Dynamic Node Pulsed Hybrid Flip-Flop Featuring Efficient Embedded Logic IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 21, No. 9, September 2013 K.G.Sharma Tripti Sharma B.P.Singh Manisha Sharma Modified SET D-Flip Flop Design for Low-Power VLSI Applications in IEEE Transaction On Low Power VLSI 2011 N. Nedovic and V.-G. Oklobdzija, Hybrid latch flip-flop with improved power efficiency, in Proc. Symp. Integr. Circuits Syst. Design, 2000, pp. 211 215. ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 92

ISSN : 2348 8549 http://www.internationaljournalssrg.org Page 93