Glitch Free Strobe Control Based Digitally Controlled Delay Lines

Similar documents
Power Reduction and Glitch free MUX based Digitally Controlled Delay-Lines

GLITCH FREE NAND BASED DCDL IN PHASE LOCKED LOOP APPLICATION

Analysis of Digitally Controlled Delay Loop-NAND Gate for Glitch Free Design

PHASE-LOCKED loops (PLLs) are widely used in many

PERFORMANCE ANALYSIS OF AN EFFICIENT PULSE-TRIGGERED FLIP FLOPS FOR ULTRA LOW POWER APPLICATIONS

DESIGN OF DOUBLE PULSE TRIGGERED FLIP-FLOP BASED ON SIGNAL FEED THROUGH SCHEME

ECEN620: Network Theory Broadband Circuit Design Fall 2014

LOW POWER DOUBLE EDGE PULSE TRIGGERED FLIP FLOP DESIGN

Design of a High Frequency Dual Modulus Prescaler using Efficient TSPC Flip Flop using 180nm Technology

LFSR Counter Implementation in CMOS VLSI

Design of an Efficient Low Power Multi Modulus Prescaler

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

Design of a Low Power and Area Efficient Flip Flop With Embedded Logic Module

A Modified Static Contention Free Single Phase Clocked Flip-flop Design for Low Power Applications

DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP TECHNIQUE USED FOR LOW POWER CONSUMPTION IN CLOCKING SCHEME

Design of Low Power Dual Edge Triggered Flip Flop Based On Signal Feed through Scheme

Efficient 500 MHz Digital Phase Locked Loop Implementation sin 180nm CMOS Technology

Dual Edge Adaptive Pulse Triggered Flip-Flop for a High Speed and Low Power Applications

Improve Performance of Low-Power Clock Branch Sharing Double-Edge Triggered Flip-Flop

Clocking Spring /18/05

REDUCING DYNAMIC POWER BY PULSED LATCH AND MULTIPLE PULSE GENERATOR IN CLOCKTREE

International Journal of Emerging Technologies in Computational and Applied Sciences (IJETCAS)

A NOVEL DESIGN OF COUNTER USING TSPC D FLIP-FLOP FOR HIGH PERFORMANCE AND LOW POWER VLSI DESIGN APPLICATIONS USING 45NM CMOS TECHNOLOGY

A Power Efficient Flip Flop by using 90nm Technology

Novel Design of Static Dual-Edge Triggered (DET) Flip-Flops using Multiple C-Elements

Efficient Architecture for Flexible Prescaler Using Multimodulo Prescaler

Design and Simulation of a Digital CMOS Synchronous 4-bit Up-Counter with Set and Reset

High Frequency 32/33 Prescalers Using 2/3 Prescaler Technique

CMOS Low Power, High Speed Dual- Modulus32/33Prescalerin sub-nanometer Technology

55:131 Introduction to VLSI Design Project #1 -- Fall 2009 Counter built from NAND gates, timing Due Date: Friday October 9, 2009.

Report on 4-bit Counter design Report- 1, 2. Report on D- Flipflop. Course project for ECE533

PICOSECOND TIMING USING FAST ANALOG SAMPLING

New Single Edge Triggered Flip-Flop Design with Improved Power and Power Delay Product for Low Data Activity Applications

An FPGA Implementation of Shift Register Using Pulsed Latches

Timing Error Detection: An Adaptive Scheme To Combat Variability EE241 Final Report Nathan Narevsky and Richard Ott {nnarevsky,

INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATION ENGINEERING & TECHNOLOGY (IJECET)

EEC 116 Fall 2011 Lab #5: Pipelined 32b Adder

A FOUR GAIN READOUT INTEGRATED CIRCUIT : FRIC 96_1

Design of Shift Register Using Pulse Triggered Flip Flop

IC Design of a New Decision Device for Analog Viterbi Decoder

LOW-POWER CLOCK DISTRIBUTION IN EDGE TRIGGERED FLIP-FLOP

Parametric Optimization of Clocked Redundant Flip-Flop Using Transmission Gate

DESIGN AND IMPLEMENTATION OF SYNCHRONOUS 4-BIT UP COUNTER USING 180NM CMOS PROCESS TECHNOLOGY

A HIGH SPEED CMOS INCREMENTER/DECREMENTER CIRCUIT WITH REDUCED POWER DELAY PRODUCT

Abstract 1. INTRODUCTION. Cheekati Sirisha, IJECS Volume 05 Issue 10 Oct., 2016 Page No Page 18532

Low Power and Reduce Area Dual Edge Pulse Triggered Flip-Flop Based on Signal Feed-Through Scheme

IN DIGITAL transmission systems, there are always scramblers

A Low-Power CMOS Flip-Flop for High Performance Processors

Guidance For Scrambling Data Signals For EMC Compliance

DESIGN OF LOW POWER TEST PATTERN GENERATOR

Novel Low Power and Low Transistor Count Flip-Flop Design with. High Performance

II. ANALYSIS I. INTRODUCTION

Low Power Implementation of Launch-Off- Shift and Launch-Off-Capture Using T-Algorithm

SYNCHRONOUS DERIVED CLOCK AND SYNTHESIS OF LOW POWER SEQUENTIAL CIRCUITS *

A Novel Pass Transistor Logic Based Pulse Triggered Flip-flop with Conditional Enhancement

HIGH SPEED CLOCK DISTRIBUTION NETWORK USING CURRENT MODE DOUBLE EDGE TRIGGERED FLIP FLOP WITH ENABLE

Research Article Ultra Low Power, High Performance Negative Edge Triggered ECRL Energy Recovery Sequential Elements with Power Clock Gating

Memory elements. Topics. Memory element terminology. Variations in memory elements. Clock terminology. Memory element parameters. clock.

Adding Analog and Mixed Signal Concerns to a Digital VLSI Course

Design and Analysis of Custom Clock Buffers and a D Flip-Flop for Low Swing Clock Distribution Networks. A Thesis presented.

A Novel Low-overhead Delay Testing Technique for Arbitrary Two-Pattern Test Application

Scan. This is a sample of the first 15 pages of the Scan chapter.

Time to Digital Converter used in ALL digital PLL

Low-Power and Area-Efficient Shift Register Using Pulsed Latches

A Symmetric Differential Clock Generator for Bit-Serial Hardware

Design Low-Power and Area-Efficient Shift Register using SSASPL Pulsed Latch

CSE 352 Laboratory Assignment 3

Gated Driver Tree Based Power Optimized Multi-Bit Flip-Flops

Modified Ultra-Low Power NAND Based Multiplexer and Flip-Flop

Modeling and designing of Sense Amplifier based Flip-Flop using Cadence tool at 45nm

AN EFFICIENT LOW POWER DESIGN FOR ASYNCHRONOUS DATA SAMPLING IN DOUBLE EDGE TRIGGERED FLIP-FLOPS

An efficient Sense amplifier based Flip-Flop design

Design And Analysis Of Implicit Pulsed Double Edge Triggered Clocked Latch For Low Power Applications

Asynchronous inputs. 9 - Metastability and Clock Recovery. A simple synchronizer. Only one synchronizer per input

DESIGN AND SIMULATION OF A CIRCUIT TO PREDICT AND COMPENSATE PERFORMANCE VARIABILITY IN SUBMICRON CIRCUIT

Power Optimization by Using Multi-Bit Flip-Flops

ECEN689: Special Topics in High-Speed Links Circuits and Systems Spring 2011

Current Mode Double Edge Triggered Flip Flop with Enable

Power Optimization Techniques for Sequential Elements Using Pulse Triggered Flip-Flops with SVL Logic

ISSN:

ECE321 Electronics I

Sequencing. Lan-Da Van ( 范倫達 ), Ph. D. Department of Computer Science National Chiao Tung University Taiwan, R.O.C. Fall,

Combinational vs Sequential

DESIGN AND ANALYSIS OF LOW POWER STS PULSE TRIGGERED FLIP-FLOP USING 250NM CMOS TECHNOLOGY

Area Efficient Pulsed Clock Generator Using Pulsed Latch Shift Register

Reduction of Area and Power of Shift Register Using Pulsed Latches

Modifying the Scan Chains in Sequential Circuit to Reduce Leakage Current

Low Power D Flip Flop Using Static Pass Transistor Logic

Area Efficient Level Sensitive Flip-Flops A Performance Comparison

Design of New Dual Edge Triggered Sense Amplifier Flip-Flop with Low Area and Power Efficient

ANALYSIS OF POWER REDUCTION IN 2 TO 4 LINE DECODER DESIGN USING GATE DIFFUSION INPUT TECHNIQUE

DESIGN AND ANALYSIS OF COMBINATIONAL CODING CIRCUITS USING ADIABATIC LOGIC

Reduction of Clock Power in Sequential Circuits Using Multi-Bit Flip-Flops

data and is used in digital networks and storage devices. CRC s are easy to implement in binary

A 5-Gb/s Half-rate Clock Recovery Circuit in 0.25-μm CMOS Technology

Design of a Low Power Four-Bit Binary Counter Using Enhancement Type Mosfet

Dual Edge Triggered Flip-Flops Based On C-Element Using Dual Sleep and Dual Slack Techniques

A Low Power Delay Buffer Using Gated Driver Tree

I. INTRODUCTION. Figure 1: Explicit Data Close to Output

128 BIT CARRY SELECT ADDER USING BINARY TO EXCESS-ONE CONVERTER FOR DELAY REDUCTION AND AREA EFFICIENCY

Transcription:

Glitch Free Strobe Control Based Digitally Controlled Delay Lines V.Chanakya 1,K.S.Murugesan 2 PG Scholar, Department of ECE, Velalar College of, Tamilnadu, India 1 Assistant Professor, Department of ECE, Velalar College of, Tamilnadu, India 2 Abstract: The Combinational circuit designed was glitch free NAND-based digitally controlled delay-lines (DCDL) present a glitching problem which may limit their employ in many applications. The glitch free strobe-control based digitally controlled delay lines overcame this limitation by opening the employ of glitch free NAND-based DCDLs in a wide range of applications. The proposed glitch free strobe-control based digitally controlled delay lines maintains the same resolution and minimum delay of previously proposed glitch free NAND-based DCDL. Following this analysis, three driving circuits for the delay control-bits are also proposed. Proposed DCDLs have been designed in a 90-nm CMOS technology. Simulation results show that new circuits result in the lowest resolution, with a little worsening of the minimum delay with respect to the previously proposed DCDL with the lowest delay. Simulations also confirm the correctness of developed glitching model and sizing strategy. As example application, proposed DCDL is used to recognize an Alldigital spread-spectrum clock generator (SSCG). The use of proposed DCDL in this circuit allows to reduce the peak-to-peak absolute output jitter with respect to a SSCG using three-state inverter based DCDLs. Index Terms: All-digital delay-locked loop (ADDLL), alldigital phase-locked loop (ADPLL), delay-line, digitally controlled oscillator (DCO), flip-flops, sense amplifier, spread-spectrum clock generator (SSCG). 1. INTRODUCTION In the recent deep-submicrometer CMOS processes, timedomain resolution of a digital signal is becoming higher than voltage resolution of analog signals [1]. This claim is nowadays pushing toward a new circuit design paradigm in which the traditional analog signal processing is expected to be progressively substituted by the processing of times in the digital domain. Within this novel pattern, digitally controlled delay lines (DCDL) should play the role of digital-toanalogconverters in traditional, analog-intensive, circuits. From a more practical point of view, nowadays, DCDLs are a key block in a number of applications, like all-digital PLL (ADPLL) [2] [8], all-digital DLL (ADDLL) [9] [11], alldigital spread-spectrum clock generators (SSCGs), [18]and ultra-wide band (UWB) receivers with ranging feature.linear Feedback Shift Register is used to generate test vectors. It uses feedback and modifies itself on every rising edge of clock. A DCDL (Digitally Controlled Delay Lines) is using a delay-cells chain and a MUX to select the desired cell output. In these mux-based DCDLs, the MUX delay increases with the increase of the number of cells.the large time of MUXbased DCDLs can be reduced by using a tree-based multiplexer topology which results in an irregular structure which complicates layout design and consequently, also increases the nonlinearity of the DCDL.Different from the above approaches, in this DCDL topology each cell is constructed by using NAND gates. This apparently solves the trade-off related to the MUX of previous structures. A deepen analysis reveals that the input capacitance of the DCDL increases linearly with the number of cells. This clearly reintroduces a trade-off between the number of cells. In [2] [5], the DCDL is constructed by using a regular cascade of equal delay elements (DE). In this circuit, the multiplexer of previous DCDL is theoretically spread among all cells. In this way the minimum delay is very low and becomes independent of the number of cells. In addition the highly regular topology allows a simple layout organization [8] which provides very low nonlinearity layout effects. Each DE in [2] [5] is constructed by using only NAND gates, obtaining a very good linearity and resolution. The DCDL proposed in [8] uses again a structure of cascaded delay elements. Differently from [8] [11], each element is constructed by using three-state inverters (TINV). Since the pull-up network of a TINV requires two series devices whereas a NAND gate uses a single device in the pull-up, we can expect that the resolution of this solution is higher than the resolution of NAND-based DCDLs. The DCDL proposed in [1] is also based on a cascade of equal delay elements, which allows a simple layout Copyright to IJIRSET www.ijirset.com 11789

organization. In this case each delay element is constructed by using an inverter and an inverting multiplexer. The inverter and mux topology have two drawbacks. A first weakness is due to the different delays of the inverter and the multiplexer which results in a mismatch between odd and even controlcodes. A second drawback is due to the large multiplexer delay, which provides a resolution higher than the resolution of both NAND based DCDLs and TINV-based DCDLs. Glitching is a common design problem in systems employing DCDLs. In the most common applications, DCDLs are employed to process clock signals, therefore a glitch-free operation is required. A necessary condition to avoid glitching is designing a DCDL which have no-glitch in presence of a delay control-code switching. This is an issue at the DCDLdesign level. Many approaches are known to avoid glitching in mux-based DCDLs. It is interesting to observe that the DCDL topologies of [8], from a logical point of view, correspond to distributed MUX-based structure. Glitching in these topologies can be avoided by using a thermometer code for the control-bits, or using the approach of [3]. On the other hand the NAND-based DCDL topology of [2] [5] presents a glitching problem that, to the best of our knowledge, is still not known in Literature. It is worth to note that in the ADDLL topologies of the DCDL glitching is filtered by the phase detector and harmonic locking circuitry during locking phase. In other applications, however, the presence of this glitching phenomenon can substantially limit the employ of NANDbased DCDLs. This represents a substantial drawback of this topology in comparison to the solutions of [8] and [11].The errors that in some applications can originate from DCDL glitching will be also discussed within this paper.this paper gives two contributions to the design of NAND-based DCDLs. First it is shown and analyzed the glitching problem of the NAND-based DCDL.The proposed NAND-based DCDL allows to achieve a resolution, similarly to the NAND-based DCDL. The paper is organized as follows. In the same DCDLs in comparison to previously proposed structures. Finally, Section VI describes the employ of proposed DCDL to implement an All-digital SSCG designed with section the glitching problem of this DCDL is analyzed. The structure of proposed, glitch-free, NAND-based DCDL is presented in Section III. Section IV analyzes theoretically the novel DCDL structure by deriving the conditions (timing constraints) needed to avoid glitching in proposed circuit. These results are used to propose three different driving circuits for the delay control-bits of proposed DCDL. Fig. 1.Glitching problem of NAND-based DCDL (a) glitching when the delay control-code increases by one;(b) glitching when the delay control-code increases by two. II. PREVIOUSLY PROPOSED NAND-BASED DCDL AND GLITCHING Fig. 1(b) shows that the structure exhibits a more severe glitching problem when the delay control-code is increased by more than 1.The analysis of the figure, in this case, reveals that, in the worst case, four paths propagate within the DCDL structure and may create a multiple-glitch at the delay-line output. When the control-code is increased, the logic state of the output becomes dependant on a portion of the DCDL for which and switch from 1 to a logic state dependant on In. This switching may determine output glitches. This consideration also demonstrates that no glitching can occur when the control-code is decreased. When the control-code is increased by one, the glitching problem could be avoided by delaying signals with respect to signals (see in Fig. 1(a). This solution, however, does not solve the glitching problem when the control-code is increased by more than one [see Fig. 1(b)].The Fig. 2 shows a transistor-level simulation of a NAND based DCDL composed by 64 elements. The control-code of the DCDL is firstly changed from 9 to 62 and, afterwards, Copyright to IJIRSET www.ijirset.com 11790

changed back from 62 to 9. The DCDL output is reported in the third curve of the figure ( Out (NAND based [2] [5]) ). When the code word is increased,it can be observed the presence of three glitches on the DCDL output. As observed before, when the code word is decreased, no output glitching occurs. The glitching problem in still more severe when the DCDL is closed in a ring-oscillator topology to build a DCO. Fig. shows the simulation of a ring-oscillator based DCO designed by using the NAND-based DCDL. It can be observed that the delay control-code is initially equal to 20, this corresponds to an oscillation frequency of about 500 MHz. When delay control-code is switched from 20 to 30 a glitch is produced by the DCDL. Because of the feedback topology of the DCO, this glitch remains entrapped in the ring-oscillator, providing a strong modification also of the steady-state response of the circuit. Substantially the ring-oscillator enter in an oscillation state with more than one output rising-edge for oscillation period. The output frequency of the DCO, in these conditions, should be of about 333 MHz, while the circuit provides an output with a frequency which varies between 800 MHz and 1.2 GHz, with a mean value which corresponds to three times the desired frequency GHz.Afterwards the delay-control code is switched back to 20. Note that this switching does not result in DCDL glitching, however the ring-oscillator state remains compromised by the presence of the glitch in previous control-code switching. The DCO output frequency, in fact, should return to 500 MHz, while the output frequency of the circuit varies between 1.3 and 2.0 GHz with a mean value of 1.5 GHz. III. PROPOSED STROBE CONTROL BASED DCDL The structure of proposed DCDL is shown in Fig. 3. In this figure A denotes the fast input of each NAND gate. Gates marked with D, represents dummy cells added for load balancing. Fig.3.Proposed glitch-free NAND-based DCDL (inverting topology). Fig. 4.Proposed glitch-free NAND-based DCDL (noninverting topology). According to the chosen control-bits encoding, each delayelement (DE) can be in one of three possible states. In this state the NAND 3 output is equal to 1 and the NAND 4 allows the signal propagation in the lower NAND gates chain. In this state the upper input of the DE is passed to the output of NAND 3. The next DE (i=c+1) is in post-turn-state (S i =1,T i =0). In this DE the output of the NAND 4 is stuckat 1, by allowing the propagation, in the previous DE (which is in turn-state), of the output of NAND 3 through NAND 4. All remaining DEs (for i>c+1) are again in turn-state (S i =T i =1). The glitch-free switching property of the proposed DCDL is conceptually simple to demonstrate. After the K+1th DE switching, all cells are either in pass-state or in turn-state. In these conditions it is possible to freely change the state of DEs from pass-state to turn-state, since this change does not affect the logic state of signals. This procedure has the drawback to require a three-step switching of the DCDL. The following section provides a more detailed analysis of the glitching of proposed circuit in order to show that a glitchfree operation can also be achieved by using a properly designed two-step switching mechanism. The last signal plotted in Fig. 2 is the output of proposed DCDL of Fig. 4, simulated by using the above described three step switching mechanism, and in the same conditions of the NAND-based DCDL [12] [15].This simulation confirms that no glitching is obtained at the output of proposed DCDL. In Fig. 3, by increasing the control code by one, two NAND gates are inserted in the signal propagation path between In and Out. The circuit of Fig. 3 is an inverting DCDL. In this circuit it is interesting to observe that the first DE is never in post-turn state,therefore T 0 is always 1. This observation allows to Copyright to IJIRSET www.ijirset.com 11791

construct a non-inverting DCDL by modifying only the first DE, as shown in Fig. 4. In this circuit the NAND gates 1 and 2 of the first DE have been deleted, together with signal T 0.The signal of the second DE is now equal to In, therefore the whole behavior of the DCDL is non-inverting. The last signal plotted in Fig. 3 is the output of DCO designed by using proposed DCDL of Fig. 4. This simulation confirms that no glitching is obtained at the output and this results in a correct DCO operation. In fact the simulation shows that the DCO output switches correctly from 500 to 333 MHz and back to 500 MHz, without any glitch or any problem. IV.GLITCH-FREE SWITCHING OF PROPOSED DCDL AND CONTROL-BITS DRIVING CIRCUITS In the previous section we have seen that the glitch-free operation of the proposed DCDL can be obtained with a threestep switching mechanism: for a switching from a delay control code c=k to a delay control code c=h, first, the k+1th DE is switched from post-turn-state to the turn-state; next all DE are switched from pass to turn-state (or vice versa) and finally the h+1th DE is switched to post-turn-state. This switching mechanism presents the drawback of being slow and can result in a not simple driving circuit for the DCDL control-bits. Fig. 5. Possible driving circuits for the control-bits of proposed DCDL:(a)S i signals delayed with different LH/HL delays by using a NAND-based circuit; (b)signals delayed using clock-tree delay (c)s i delayed with different LH/HL delays by using clock-tree delay and double-clock flip-flops The Fig. 5 shows three possible driving circuits that can be used to generate the control-bits of the proposed DCDL. By analyzing Fig. 6 it can be noted that S i signals have to be delayed with respect to T i signals and that it could be useful to have a different delay for LH and HL transitions. It is also worth to note that, to avoid glitching of the DCDL, S i and T i signals must themselves be glitch free. By following this reasoning, in all presented driving circuits, it is assumed that T i signals are generated as output of flip-flops, which, at the same time, both properly time the DCDL considering systemlevel aspects, and act as deglitching elements. The Fig. 5(a) shows the first driving technique. In this solution each signal is obtained by using a flip-flop followed by a NAND-based circuit which presents different LH and HL propagation delays. A drawback of this solution is the relatively large complexity, since, for each signal, a driving circuit composed of three NAND gates is needed (in addition to the flip-flop). The driving circuit of Fig. 5(b) results simpler than the circuit of Fig. 5(a). In this second solution signals are delayed by delaying the clock signal of the flip-flops. The clock signal delay can be easily obtained by properly designing the clocktree. In a standard-cells design flow based on automatic place and route, a different clock-tree delay can be obtained on a flip-flop by flip-flop bases by using the useful-skew feature of the tools. The third solution of Fig. 5(c) joins the advantages of the two previous solutions. The circuit of Fig. 5(c) is based on the employ of a special flip-flop that we will name doubleclock flip-flop in the following. This flip-flop employs two different clock signals: one clock signal is used to capture the high logic-state of the D input while another clock signal captures the low logic-state of the D input. In the driving circuit of Fig. 5(c), this special flip-flop allows to control separately the LH and HL instants of switch of the signals through the delays of the two clock signals. V. SIZING AND SIMULATION RESULTS In order to verify the effectiveness of proposed solution, the circuits of Figs. 1 5 and the DCDL of [8] have been designed for a 90-nmCMOS technology, with 1.0V supply voltage and using standard devices. The considered length, for all DCDLs, is 64 elements. Before to evaluate the performances of the DCDLs, a series of simulations to verify the glitching Copyright to IJIRSET www.ijirset.com 11792

behaviour have been performed. To that purpose a simulation test-bench has been considered in which the delay controlcode is changed by using a test vector of 10 000 random delay control-codes. In these conditions, the circuit of Fig. 1 exhibited 5208 glitches. The glitchingbehavior of proposed DCDL has been verified by considering the waveforms of Fig. 4, and by varying the two delays. The Fig. 5 shows the obtained simulation results and compares these results with the two timing constraints. The graph presents on the two axis the delays, normalized to the NAND gate propagation delay. A circle and a cross are used to represent simulations in which either no glitching or a glitchingbehavior is observed, respectively. VI. CONCLUSION A NAND-based DCDL which avoids the glitching problem of previous circuit has been presented. A timing model of the novel DCDL structure has been developed to demonstrate the glitch-free property of the proposed circuit. As an additional result, the developed model provides also the timing constraints that need to be imposed on the DCDL control-bits in order to guarantee a glitch-free operation. Three different driving circuit for the DCDL control-bits, which verify the given timing constraints, have been also proposed in the paper. The simulation results confirm the correctness of developed model and show that proposed solutions improve the resolution with respect to previous approaches. As example application proposed DCDL is used to realize an all-digital SSCG. The employ of proposed DCDL in this circuit allowed to reduce the peak-to-peak absolute output jitter of more than the 55% with respect to an SSCG using three-state inverter-based DCDLs. REFERENCES Fig. 6.Simulated INL of the proposed non-inverting DCDL in typical process corner. The analysis of confirms the correctness of the model developed in Section IV, highlighting that effectively the two constraints (5), (6) represent a worst-case condition. The minimum delay of proposed non-inverting DCDL is very close to minimum delay of NAND-based DCDL [12] [15]. The lowest is achieved by TINV-based DCDL [8]. This solution, however, pays a 58% higher with respect to NANDbased DCDL and a higher power dissipation. Please note that proposed DCDLs result in a lower power dissipation with respect to TINV-based DCDL [8] since transistor sizing can be much more efficient in proposed circuit with respect to TINV-based DCDL, where the PMOS sizing has to be about 2.5 times larger than nmos. The Fig. 6 shows the simulated INL of the proposed non-inverting DCDL. [1] Davide De Caro (Dec.2012) Glitch-Free NAND-Based Digitally Controlled Delay-Lines, IEEE Transactions On Very Large Scale Integration (VLSI) Systems, Vol. 21, No.1. [2] B.M.Moon, Y.J.Park (Oct. 2008) Monotonic wide- range digitally controlled oscillator compensated for supply voltage variation, IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 55, no. 10, pp.1036 1040. [3] C.C.Chung and C. Y. Lee (Feb. 2003), An all- digital phase-locked loop for high speed clock generation, IEEE J. Solid-State Circuits, vol. 38, no. 2, pp. 347 351. [4] P.L.Chen, C.C.Chung and C.Y. Lee(May 2005), A portable digitally controlled oscillator using novel varactors, IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 52, no. 5, pp. 233 237. [5] P. L. Chen, C. C. Chung and C. Y. Lee (Jun. 2006), A clock generator with cascaded dynamic frequency counting loops for wide multiplication range applications, IEEE J. Solid-State Circuits, vol. 41, no. 6,pp. 1275 1285. [6] R. B. Staszewski and P. T. Balsara(2006), All DigitalFrequency Synthesizer in Deep Submicron CMOS. New York: Wiley. [7] Romani C.A., Caro D.D., Petra.N, Strollo A.G.M., and Parrella.C (May 2010) A 1.27 GHz, all digital spread spectrum clock generator/synthesizer in 65 nm CMOS, IEEE J. Solid-State Circuits, vol. 45, no. 5, pp.1048 1060. [8] Shin J.B., Sim J.Y., and Park H. J.( Sep.2009) An interpolating digitally controlled oscillator for a wide range all digital PLL, IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 56, no. 9, pp. 2055 2063. [9] VenHelleputte N., Verhelst M., Dehaene W., and Gielen G. (Jan. 2010) A reconfigurable, 130 nm CMOS 108 pj/pulse, fully integrated IR- UWB receiver for communication and precise ranging, IEEE J. Solid- State Circuits, vol. 45, no. 1, pp. 69 83. Copyright to IJIRSET www.ijirset.com 11793

[10] Wang J.S., Cheng C.Y., Liu J.C. ( May. 2010) A duty cycle distortion tolerant half delay line low-power fast lock in all digital delay locked loop, IEEE J. Solid-State Circuits, vol. 45, no. 5, pp. 1036 1047. [11] Wang L., Liu L. and Chen H. (Jun. 2010) An implementation of fastlocking and wide-range 11-bit reversible SAR DLLNIEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 57, no. 6, pp. 421 425. Copyright to IJIRSET www.ijirset.com 11794