INTERNATIONAL JOURNAL OF PURE AND APPLIED RESEARCH IN ENGINEERING AND TECHNOLOGY

Similar documents
A NOVEL DESIGN OF COUNTER USING TSPC D FLIP-FLOP FOR HIGH PERFORMANCE AND LOW POWER VLSI DESIGN APPLICATIONS USING 45NM CMOS TECHNOLOGY

AN EFFICIENT LOW POWER DESIGN FOR ASYNCHRONOUS DATA SAMPLING IN DOUBLE EDGE TRIGGERED FLIP-FLOPS

Low Power Area Efficient Parallel Counter Architecture

Efficient Architecture for Flexible Prescaler Using Multimodulo Prescaler

INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATION ENGINEERING & TECHNOLOGY (IJECET)

Dual Slope ADC Design from Power, Speed and Area Perspectives

PICOSECOND TIMING USING FAST ANALOG SAMPLING

High Speed 8-bit Counters using State Excitation Logic and their Application in Frequency Divider

PERFORMANCE ANALYSIS OF AN EFFICIENT PULSE-TRIGGERED FLIP FLOPS FOR ULTRA LOW POWER APPLICATIONS

CMOS Low Power, High Speed Dual- Modulus32/33Prescalerin sub-nanometer Technology

CMOS Design Analysis of 4 Bit Shifters 1 Baljot Kaur, M.E Scholar, Department of Electronics & Communication Engineering, National

Use of Low Power DET Address Pointer Circuit for FIFO Memory Design

P.Akila 1. P a g e 60

data and is used in digital networks and storage devices. CRC s are easy to implement in binary

WINTER 15 EXAMINATION Model Answer

II. ANALYSIS I. INTRODUCTION

Design of a Low Power Four-Bit Binary Counter Using Enhancement Type Mosfet

LOW-POWER CLOCK DISTRIBUTION IN EDGE TRIGGERED FLIP-FLOP

DESIGN OF LOW POWER TEST PATTERN GENERATOR

LFSR Counter Implementation in CMOS VLSI

DESIGN OF DOUBLE PULSE TRIGGERED FLIP-FLOP BASED ON SIGNAL FEED THROUGH SCHEME

ADC Peripheral in Microcontrollers. Petr Cesak, Jan Fischer, Jaroslav Roztocil

POWER OPTIMIZED CLOCK GATED ALU FOR LOW POWER PROCESSOR DESIGN

Design and Simulation of a Digital CMOS Synchronous 4-bit Up-Counter with Set and Reset

Gated Driver Tree Based Power Optimized Multi-Bit Flip-Flops

Decade Counters Mod-5 counter: Decade Counter:

Novel Low Power and Low Transistor Count Flip-Flop Design with. High Performance

Design of New Dual Edge Triggered Sense Amplifier Flip-Flop with Low Area and Power Efficient

Interfacing Analog to Digital Data Converters. A/D D/A Converter 1

Design of a High Frequency Dual Modulus Prescaler using Efficient TSPC Flip Flop using 180nm Technology

Lecture 8: Sequential Logic

25.5 A Zero-Crossing Based 8b, 200MS/s Pipelined ADC

Design of an Efficient Low Power Multi Modulus Prescaler

HIGH PERFORMANCE AND LOW POWER ASYNCHRONOUS DATA SAMPLING WITH POWER GATED DOUBLE EDGE TRIGGERED FLIP-FLOP

DESIGN AND IMPLEMENTATION OF SYNCHRONOUS 4-BIT UP COUNTER USING 180NM CMOS PROCESS TECHNOLOGY

CHAPTER 6 DESIGN OF HIGH SPEED COUNTER USING PIPELINING

(CSC-3501) Lecture 7 (07 Feb 2008) Seung-Jong Park (Jay) CSC S.J. Park. Announcement

Low Power Different Sense Amplifier Based Flip-flop Configurations implemented using GDI Technique

Chapter 5 Flip-Flops and Related Devices

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous) (ISO/IEC Certified) WINTER 2018 EXAMINATION MODEL ANSWER

Parametric Optimization of Clocked Redundant Flip-Flop Using Transmission Gate

EFFICIENT POWER REDUCTION OF TOPOLOGICALLY COMPRESSED FLIP-FLOP AND GDI BASED FLIP FLOP

Low Power Approach of Clock Gating in Synchronous System like FIFO: A Novel Clock Gating Approach and Comparative Analysis

High Performance Dynamic Hybrid Flip-Flop For Pipeline Stages with Methodical Implanted Logic

Dual Edge Triggered Flip-Flops Based On C-Element Using Dual Sleep and Dual Slack Techniques

DIGITAL CIRCUIT COMBINATORIAL LOGIC

High speed, Low power N/ (N+1) prescaler using TSPC and E-TSPC: A survey Nemitha B 1, Pradeep Kumar B.P 2

A Low-Power CMOS Flip-Flop for High Performance Processors

Delta-Sigma ADC

Area Efficient Pulsed Clock Generator Using Pulsed Latch Shift Register

Improve Performance of Low-Power Clock Branch Sharing Double-Edge Triggered Flip-Flop

TIME SCHEDULE. MODULE TOPICS PERIODS 1 Number system & Boolean algebra 17 Test I 1 2 Logic families &Combinational logic

A Low Power Delay Buffer Using Gated Driver Tree

Modified Ultra-Low Power NAND Based Multiplexer and Flip-Flop

A Power Efficient Flip Flop by using 90nm Technology

SYNCHRONOUS DERIVED CLOCK AND SYNTHESIS OF LOW POWER SEQUENTIAL CIRCUITS *

Combining Dual-Supply, Dual-Threshold and Transistor Sizing for Power Reduction

Final Exam review: chapter 4 and 5. Supplement 3 and 4

WINTER 14 EXAMINATION

Introduction to Mechatronics. Fall Instructor: Professor Charles Ume. Analog to Digital Converter

Notes on Digital Circuits

Low Power D Flip Flop Using Static Pass Transistor Logic

Design of a Low Power and Area Efficient Flip Flop With Embedded Logic Module

EEC 116 Fall 2011 Lab #5: Pipelined 32b Adder

DIGITAL SYSTEM FUNDAMENTALS (ECE421) DIGITAL ELECTRONICS FUNDAMENTAL (ECE422) LATCHES and FLIP-FLOPS

Report on 4-bit Counter design Report- 1, 2. Report on D- Flipflop. Course project for ECE533

Efficient 500 MHz Digital Phase Locked Loop Implementation sin 180nm CMOS Technology

Area Efficient Level Sensitive Flip-Flops A Performance Comparison

EL302 DIGITAL INTEGRATED CIRCUITS LAB #3 CMOS EDGE TRIGGERED D FLIP-FLOP. Due İLKER KALYONCU, 10043

Objectives. Combinational logics Sequential logics Finite state machine Arithmetic circuits Datapath

1 Hour Sample Test Papers: Sample Test Paper 1. Roll No.

B. Sc. III Semester (Electronics) - ( ) Digital Electronics-II) BE-301 MODEL ANSWER (AS-2791)

High Frequency 32/33 Prescalers Using 2/3 Prescaler Technique

Design of Low Power D-Flip Flop Using True Single Phase Clock (TSPC)

Reduction of Clock Power in Sequential Circuits Using Multi-Bit Flip-Flops

EE292: Fundamentals of ECE

New Single Edge Triggered Flip-Flop Design with Improved Power and Power Delay Product for Low Data Activity Applications

LOW POWER LEVEL CONVERTING FLIP-FLOP DESIGN BY USING CONDITIONAL DISCHARGE TECHNIQUE

Analysis of Digitally Controlled Delay Loop-NAND Gate for Glitch Free Design

PERFORMANCE ANALYSIS OF AN EFFICIENT TIME-TO-THRESHOLD PWM ARCHIECTURE USING CMOS TECHNOLOGY

A High-Speed CMOS Image Sensor with Column-Parallel Single Capacitor CDSs and Single-slope ADCs

55:131 Introduction to VLSI Design Project #1 -- Fall 2009 Counter built from NAND gates, timing Due Date: Friday October 9, 2009.

An FPGA Implementation of Shift Register Using Pulsed Latches

nmos transistor Basics of VLSI Design and Test Solution: CMOS pmos transistor CMOS Inverter First-Order DC Analysis CMOS Inverter: Transient Response

AN OPTIMIZED IMPLEMENTATION OF MULTI- BIT FLIP-FLOP USING VERILOG

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous)

Copyright. Robert Alexander Fontaine

FP 12.4: A CMOS Scheme for 0.5V Supply Voltage with Pico-Ampere Standby Current

A FOUR GAIN READOUT INTEGRATED CIRCUIT : FRIC 96_1

An Efficient Power Saving Latch Based Flip- Flop Design for Low Power Applications

UNIT III COMBINATIONAL AND SEQUENTIAL CIRCUIT DESIGN

Research Article Ultra Low Power, High Performance Negative Edge Triggered ECRL Energy Recovery Sequential Elements with Power Clock Gating

Design of Low Power Universal Shift Register

Electrical & Computer Engineering ECE 491. Introduction to VLSI. Report 1

CMOS DESIGN OF FLIP-FLOP ON 120nm

Low Power VLSI Circuits and Systems Prof. Ajit Pal Department of Computer Science and Engineering Indian Institute of Technology, Kharagpur

DIFFERENTIAL CONDITIONAL CAPTURING FLIP-FLOP TECHNIQUE USED FOR LOW POWER CONSUMPTION IN CLOCKING SCHEME

EITF35: Introduction to Structured VLSI Design

VLSI Design: 3) Explain the various MOSFET Capacitances & their significance. 4) Draw a CMOS Inverter. Explain its transfer characteristics

DIGITAL SYSTEM FUNDAMENTALS (ECE421) DIGITAL ELECTRONICS FUNDAMENTAL (ECE422) COUNTERS

Transcription:

INTERNATIONAL JOURNAL OF PURE AND APPLIED RESEARCH IN ENGINEERING AND TECHNOLOGY A PATH FOR HORIZING YOUR INNOVATIVE WORK LOW POWER SAR USING CMOS TECHNOLOGY; VLSI IMPLEMENTATION MS. KRISHNA PRAKASHCHAND RATHI 1, DR. R. M. DESHMUKH 2, PROF. A. V. KALASKAR 3 1. M.E (Scholar) Electronic& telecommunication Engg, I.B.S.S.C.O.E, Amravati. 2. Head of Department, Electronic &telecommunication Engg, I.B.S.S.C.O.E, Amravati. 3. Assistant Professor, Electronic& telecommunication Engg, I.B.S.S.C.O.E, Amravati. Accepted Date: 05/03/2015; Published Date: 01/05/2015 Abstract: Successive Approximation analogtodigital converter implemented using CMOS technology with Low voltage. Improved design of ADC is presented here with low optimal delay and low power consumption by using double edge triggered T-flip flops (DETTFF).This design is suitable for standard CMOS technology with low power,low cost VLSI implementation. Keywords: Analog to digital converter, Comparator, VLSI, SAR, DAC. \ Corresponding Author: MS. KRISHNA PRAKASHCHAND RATHI Access Online On: www.ijpret.com How to Cite This Article: PAPER-QR CODE 596

INTRODUCTION In a recent survey article on data conversion, it was pointed out that the most popular type of analog-to-digital (A/D) converter in use today is the one employing the successiveapproximation (SA) logic. The main reason for its popularity lies in its inherently fast conversion time which is a constant n clock periods for an n-bit converter. When compared to other A/D schemes such as the dual-slope integrating method and the servo-type method, the successiveapproximation scheme offers much higher conversion rates.basically, the successiveapproximation A/D converter consists of three main components an analog comparator, a DAC, and a successive-approximation register (SAR) all of which are connected in feedback as shown in the circuit1. In a conventional single edge-triggered (SET) flip- flop, data moves from input to output in synchrony with one edge of the clock. The use of double edge-triggered flip-flops has been already proposed for low-power circuit design. In a DET flip-flop, both rising and falling edges of the clock signal are used to transfer data from input to output. In this way, for a given throughput, the clock frequency can be halved with respect to a system using SET flip- flops, with a reduction of power consumption. Unfortunately, DET flip-flops require a more complex implementation with respect to SET flip flops. This results not only in larger silicon area but also requires higher number of internal nodes and transistors II.Literature summary &related work [1]In this paper, SAR uses a separate sequencer and code register made from D-type flip flop. This designing gives the advantage of simplicity and ease in construction. It consists of reproducing each bit cell containing only two D-type flip flops. Here sequencer operates synchronously with the clock input and the code register operate asynchronously since the clock input to the particular flip flop is obtained from the output of succeeding flip flops. In this 597

design, 3 flip flop delay occurs between the leading clock edge and the Output of the code register. As the number of flip flop increases, the power requirement is also high. single D flip flop is used in each bit cell which functions both as sequencer and code register. This design is often referred as the sequencer/code register design. However it is necessary to add some steering logic in order to control the clock and data inputs to each cell. This designing is having the advantage of Less number of flip flops are needed for designing and power consumption is low as compared to previous one. It is having some of the disadvantages like the complex steering logic is needed, whose designing is a tedious job. It also introduces delay in the processing.in this design two extra flip flops are required i.e. n+2 for n bit conversion. One for holding the parallel data output and other for generating EOC signal. [2] In this paper, Yuen studied the research done by Anderson and Russell and proposed his own model. According to Anderson, the SAR converter consists of number of identical cells, each containing a J-K flip flop with two AND gates. Russell s design makes the use of (n+2) D-Flip-Flops; this design requires more than two gates per cell. His design includes modification of Anderson s design and idea in Russell s design regarding the enabling of clock. Instead of two AND gates per cell, his model needs two OR gates. Following figure shows the proposed model of SAR. There are (n+1) J-K flip-flops one for each bit of the digital output and an extra one to signal completion. As we are using OR gates instead of AND gates, there is reduction in the complexity of the design as OR gates are easier to fabricate than AND gates. As J-K flip flops needs more power for its operation compared to D flip flops, the overall power requirement for the whole circuit increases. Asynchronous clock introduces the more delay in circuit operation. 3] In this paper, the design consists of N=6 J-K flip flops used both as a shift register and code register with k inputs fed by comparator output. The single row solution based on JK-Flip flops does not provide the expected benefits in terms of power consumption. It uses the asynchronous feedback through the AND gates which severely limits the maximum clock frequency. [4] This paper compares two previously published Double Edge Triggered D Flip-flops (DETDFF) with the proposed design for their performance and power consumption. In Gago s DETTFF at negative edge of the clock, the upper circuit operates and issues the output and at positive edge of the clock, the lower circuit operates and gives the output. The circuit requires total 22 transistors. As the number of transistors is more, power consumption is more. In Waichung s DETDFF, At negative edge of the clock, the left stage issuing the output. At positive edge of the clock, the right stage issuing e output. When one stage is in action, the other stage is 598

deactivated. The circuit requires total 26 transistors. Here also the number of transistors is more, so power consumption is more. III. Types of SAR: 1. Flash ADC:- Sometimes called parallel ADC, is the fastest type of converter, but has limited resolution, high power dissipation and relatively large chip size. The main reason for the high power consumption is the large number of comparators. For an N-bit converter, we would need (2N- 1) comparators, this means that the number of comparators increases exponentially with the number of bits. 2. SAR ADC:- Successive approximation Register ADC represents the majority of the ADC market for medium to high resolution. This topology requires just one comparator; an N-bit SAR ADC will require N comparison periods and will not be ready for the next conversion until the current one is complete. 3. Sigma-Delta ADC:- Sigma-Delta ADC contains very simple analog electronics (a comparator, voltage reference, a switch and one or more integrators and analog summing circuits), and quite complex digital computational circuitry. Sigma-delta converters trade speed for resolution. 3. Dual Slope converter:- The sampled signal charges a capacitor for a fixed amount of time By integrating over time, noise integrates out of the conversion. Then the ADC discharges the capacitor at a fixed rate while a counter counts the ADC's output bits. A longer discharge time results in a higher count. ADC Types Comparison 599

ADC Resolution Comparison Dual Slope Flash Successive Approx Sigma-Delta 0 5 10 15 20 25 Resolution (Bits) Type Speed (relative) Cost (relative Dual Slope Slow Med Flash Very Fast High Successive Approximation Medium Fast Low Sigma-Delta Slow Low IV. Analysis of problem:- From the comparative study of different SAR logic, a problem is that the complexity, power and delay get increased. So there is a need to design a successive approximation register (SAR) having low optimal delay and low power consumption by using double edge triggered T-flip flops (DETTFF). V. Objectives: 1. Low Cost& voltage: operate at small voltage and at low cost. 2. Low optimal delay: aim to reduce the delay. 3. Speed of operation: To achieve the high speed performance. 4. Low power: To achieve the Low power consumption. VI. Desired implications:- As we are using T Flip flops, the power requirement for it is less as compared to other Flip flops. We are using double edge triggered Flip flops so the required clock period reduces to half and we will certainly get the increase in speed of operation. 600

The designing of SAR by using DETTFF and the effective logic will certainly improves the performance of SAR in respect of speed and power consumption. VII. How SAR ADC Works: The SAR-ADC (Figure 1) captures an analog voltage signal, converts that signal to a digital word. The analog signal is captured with either an external sample/hold device or the SAR-ADC s internal sample/hold function. The SAR-ADC compares this input voltage to known fractions of the converter s external or internal voltage reference (VREF). At the input of a SAR converter, the input signal first sees a switch. Notice, that a closed switch creates a switch resistance (RIN) in series with a capacitive array. The top side of these capacitors connects to the inverting input of a comparator. The bottom side can tie into the input voltage, the voltage reference (VREF), or ground (V ). Initially, the bottom side connects to the input signal, VS. Once the capacitive array completely acquires the input signal, the input switch (S1) opens and the converter starts the conversion process. During the conversion process, the bottom side of the MSB capacitor connects to VREF while the other capacitors connect to V (or system ground). This action redistributes charge among all the capacitors. The comparator s inverting input moves up or down in voltage according to charge balancing. If the voltage at SC is greater than half VREF, the converter assigns 0 to the MSB and transmits that value out of the serial port. If this voltage is less than half VREF, the converter transmits a 1 out of the serial port, and the converter connects the MSB capacitor to V. Following the MSB assignment, this process repeats with the MSB-1 VIII. Proposed work. The design will be developed in the following modules, 1. DAC Design In this module we would be designing a DAC with the same number of bits as the ADC. This will make sure that the designed DAC works faster and gives efficient outputs 2. Comparator Design In this module, a comparator would be designed to compare the output of DAC with the actual analog signal, so that the further stages can work 3. SAR Register design 601

In this module, the SAR circuit would be developed an tested 4. System integration In this module, Modules 1, 2 and 3 would be combined to develop the entire SAR ADC 5. Testing and optimization In this module, the entire design would be tested and optimized if needed. CONCLUSION: High performance ADC is essential in wide range of applications such as data acquisition, measurement, and digital communication system. We are going to design one of good type of ADC, developed in >18 um process & its performance is compared with other propose ADCs on trade of resolution, speed, area, power consumption, supply voltage etc along with the key parameters requirements. REFERENCES: 1. Howard T Russell, JR., Member An improved Successive Approximation Register Design for use in A/D converter By IEEE. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS. 2. C. K. Yuen Another design of the successive approximation register for A/D converter. 3. Shih-Lien Laund Milos Ercegovac, A Novel CMOS Implementation of Double-Edge-Triggered Flip-Flops MEMBER, IEEEJOURNAL OF SOLID-STATE CIRCUITS, VOL. 25, NO. 4, AUGUST 1990. 4. A. Gago, R. Escafio, and J. A. Hidalgo Reduced Implementation of D-Type DET Flip-Flops IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 28, NO. 3, MARCH 1993. 5. Young-Kyun Cho, Young-DeukJeon, Jae-Won Nam, and Jong-KeeKwonA 9-bit 80 MS/s Successive Approximation Register Analog-to-Digital Converter with a Capacitor Reduction Technique IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II: EXPRESS BRIEFS, VOL. 57, NO. 7, JULY 2010. 6. Saleh Abdel-Hafez, A New High-Speed SAR ADC Architecture Member, IEEE 12010. [7] Behavior Analysis of CMOS D Flip-Flops By H Jonathan Chao, member, ieee, and cesar a Johnston 602

7. Pierluigi Nuzzo, Claudio Nani, CostantinoArmiento, Alberto Sangiovanni-Vincentelli A 6-bit 50-MS/s Threshold Configuring SAR ADC in 90-nm Digital CMOS, 2009 Symposium on VLSI Circuits Digest of Technical Papers. 8. Hur A. Hassan, Izhal Abdul Haling, Ishak Bin Airs, MohdKhair Bin Hassan Design of 8-bit SAR- ADC CMOS 2009 IEEE. 9. Silvia Dondi, Davide Vecchi, Andrea Boni Macro Bigi Dipartimento di Ingegneria dell'informazione, University of Parma, Italy A 6-bit, 1.2 GHz Interleaved SAR ADC in 90 nm CMOS IEEE 2006. 10. By KajaMohideen' and. J. RajapaulPerinbam. Design of Low Power Double Edge Triggered DFFS IEEEIndicon 2005 Conference Chennai India 11-13 Dec 2005. 11. Sub hashish Mukherjee, C. Srinivasan, VivekPawar, SumeetMathclr and Kiran Godbole A2.5V 10 bit SAR ADC 1996 IEEE. 12. B. Davari, R.Dannard and G.G.Shadi, "CMOS scaling for high performance and low power - the next Ten years", Proc.IEEE, vol.83, Pp595-606, April1 1995. 603